pl031.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * ARM AMBA PrimeCell PL031 RTC
  3. *
  4. * Copyright (c) 2007 CodeSourcery
  5. *
  6. * This file is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Contributions after 2012-01-13 are licensed under the terms of the
  11. * GNU GPL, version 2 or (at your option) any later version.
  12. */
  13. #include "hw/sysbus.h"
  14. #include "qemu/timer.h"
  15. #include "sysemu/sysemu.h"
  16. //#define DEBUG_PL031
  17. #ifdef DEBUG_PL031
  18. #define DPRINTF(fmt, ...) \
  19. do { printf("pl031: " fmt , ## __VA_ARGS__); } while (0)
  20. #else
  21. #define DPRINTF(fmt, ...) do {} while(0)
  22. #endif
  23. #define RTC_DR 0x00 /* Data read register */
  24. #define RTC_MR 0x04 /* Match register */
  25. #define RTC_LR 0x08 /* Data load register */
  26. #define RTC_CR 0x0c /* Control register */
  27. #define RTC_IMSC 0x10 /* Interrupt mask and set register */
  28. #define RTC_RIS 0x14 /* Raw interrupt status register */
  29. #define RTC_MIS 0x18 /* Masked interrupt status register */
  30. #define RTC_ICR 0x1c /* Interrupt clear register */
  31. #define TYPE_PL031 "pl031"
  32. #define PL031(obj) OBJECT_CHECK(PL031State, (obj), TYPE_PL031)
  33. typedef struct PL031State {
  34. SysBusDevice parent_obj;
  35. MemoryRegion iomem;
  36. QEMUTimer *timer;
  37. qemu_irq irq;
  38. /* Needed to preserve the tick_count across migration, even if the
  39. * absolute value of the rtc_clock is different on the source and
  40. * destination.
  41. */
  42. uint32_t tick_offset_vmstate;
  43. uint32_t tick_offset;
  44. uint32_t mr;
  45. uint32_t lr;
  46. uint32_t cr;
  47. uint32_t im;
  48. uint32_t is;
  49. } PL031State;
  50. static const unsigned char pl031_id[] = {
  51. 0x31, 0x10, 0x14, 0x00, /* Device ID */
  52. 0x0d, 0xf0, 0x05, 0xb1 /* Cell ID */
  53. };
  54. static void pl031_update(PL031State *s)
  55. {
  56. qemu_set_irq(s->irq, s->is & s->im);
  57. }
  58. static void pl031_interrupt(void * opaque)
  59. {
  60. PL031State *s = (PL031State *)opaque;
  61. s->is = 1;
  62. DPRINTF("Alarm raised\n");
  63. pl031_update(s);
  64. }
  65. static uint32_t pl031_get_count(PL031State *s)
  66. {
  67. int64_t now = qemu_clock_get_ns(rtc_clock);
  68. return s->tick_offset + now / get_ticks_per_sec();
  69. }
  70. static void pl031_set_alarm(PL031State *s)
  71. {
  72. uint32_t ticks;
  73. /* The timer wraps around. This subtraction also wraps in the same way,
  74. and gives correct results when alarm < now_ticks. */
  75. ticks = s->mr - pl031_get_count(s);
  76. DPRINTF("Alarm set in %ud ticks\n", ticks);
  77. if (ticks == 0) {
  78. timer_del(s->timer);
  79. pl031_interrupt(s);
  80. } else {
  81. int64_t now = qemu_clock_get_ns(rtc_clock);
  82. timer_mod(s->timer, now + (int64_t)ticks * get_ticks_per_sec());
  83. }
  84. }
  85. static uint64_t pl031_read(void *opaque, hwaddr offset,
  86. unsigned size)
  87. {
  88. PL031State *s = (PL031State *)opaque;
  89. if (offset >= 0xfe0 && offset < 0x1000)
  90. return pl031_id[(offset - 0xfe0) >> 2];
  91. switch (offset) {
  92. case RTC_DR:
  93. return pl031_get_count(s);
  94. case RTC_MR:
  95. return s->mr;
  96. case RTC_IMSC:
  97. return s->im;
  98. case RTC_RIS:
  99. return s->is;
  100. case RTC_LR:
  101. return s->lr;
  102. case RTC_CR:
  103. /* RTC is permanently enabled. */
  104. return 1;
  105. case RTC_MIS:
  106. return s->is & s->im;
  107. case RTC_ICR:
  108. qemu_log_mask(LOG_GUEST_ERROR,
  109. "pl031: read of write-only register at offset 0x%x\n",
  110. (int)offset);
  111. break;
  112. default:
  113. qemu_log_mask(LOG_GUEST_ERROR,
  114. "pl031_read: Bad offset 0x%x\n", (int)offset);
  115. break;
  116. }
  117. return 0;
  118. }
  119. static void pl031_write(void * opaque, hwaddr offset,
  120. uint64_t value, unsigned size)
  121. {
  122. PL031State *s = (PL031State *)opaque;
  123. switch (offset) {
  124. case RTC_LR:
  125. s->tick_offset += value - pl031_get_count(s);
  126. pl031_set_alarm(s);
  127. break;
  128. case RTC_MR:
  129. s->mr = value;
  130. pl031_set_alarm(s);
  131. break;
  132. case RTC_IMSC:
  133. s->im = value & 1;
  134. DPRINTF("Interrupt mask %d\n", s->im);
  135. pl031_update(s);
  136. break;
  137. case RTC_ICR:
  138. /* The PL031 documentation (DDI0224B) states that the interrupt is
  139. cleared when bit 0 of the written value is set. However the
  140. arm926e documentation (DDI0287B) states that the interrupt is
  141. cleared when any value is written. */
  142. DPRINTF("Interrupt cleared");
  143. s->is = 0;
  144. pl031_update(s);
  145. break;
  146. case RTC_CR:
  147. /* Written value is ignored. */
  148. break;
  149. case RTC_DR:
  150. case RTC_MIS:
  151. case RTC_RIS:
  152. qemu_log_mask(LOG_GUEST_ERROR,
  153. "pl031: write to read-only register at offset 0x%x\n",
  154. (int)offset);
  155. break;
  156. default:
  157. qemu_log_mask(LOG_GUEST_ERROR,
  158. "pl031_write: Bad offset 0x%x\n", (int)offset);
  159. break;
  160. }
  161. }
  162. static const MemoryRegionOps pl031_ops = {
  163. .read = pl031_read,
  164. .write = pl031_write,
  165. .endianness = DEVICE_NATIVE_ENDIAN,
  166. };
  167. static int pl031_init(SysBusDevice *dev)
  168. {
  169. PL031State *s = PL031(dev);
  170. struct tm tm;
  171. memory_region_init_io(&s->iomem, OBJECT(s), &pl031_ops, s, "pl031", 0x1000);
  172. sysbus_init_mmio(dev, &s->iomem);
  173. sysbus_init_irq(dev, &s->irq);
  174. qemu_get_timedate(&tm, 0);
  175. s->tick_offset = mktimegm(&tm) -
  176. qemu_clock_get_ns(rtc_clock) / get_ticks_per_sec();
  177. s->timer = timer_new_ns(rtc_clock, pl031_interrupt, s);
  178. return 0;
  179. }
  180. static void pl031_pre_save(void *opaque)
  181. {
  182. PL031State *s = opaque;
  183. /* tick_offset is base_time - rtc_clock base time. Instead, we want to
  184. * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
  185. int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  186. s->tick_offset_vmstate = s->tick_offset + delta / get_ticks_per_sec();
  187. }
  188. static int pl031_post_load(void *opaque, int version_id)
  189. {
  190. PL031State *s = opaque;
  191. int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  192. s->tick_offset = s->tick_offset_vmstate - delta / get_ticks_per_sec();
  193. pl031_set_alarm(s);
  194. return 0;
  195. }
  196. static const VMStateDescription vmstate_pl031 = {
  197. .name = "pl031",
  198. .version_id = 1,
  199. .minimum_version_id = 1,
  200. .pre_save = pl031_pre_save,
  201. .post_load = pl031_post_load,
  202. .fields = (VMStateField[]) {
  203. VMSTATE_UINT32(tick_offset_vmstate, PL031State),
  204. VMSTATE_UINT32(mr, PL031State),
  205. VMSTATE_UINT32(lr, PL031State),
  206. VMSTATE_UINT32(cr, PL031State),
  207. VMSTATE_UINT32(im, PL031State),
  208. VMSTATE_UINT32(is, PL031State),
  209. VMSTATE_END_OF_LIST()
  210. }
  211. };
  212. static void pl031_class_init(ObjectClass *klass, void *data)
  213. {
  214. DeviceClass *dc = DEVICE_CLASS(klass);
  215. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  216. k->init = pl031_init;
  217. dc->vmsd = &vmstate_pl031;
  218. }
  219. static const TypeInfo pl031_info = {
  220. .name = TYPE_PL031,
  221. .parent = TYPE_SYS_BUS_DEVICE,
  222. .instance_size = sizeof(PL031State),
  223. .class_init = pl031_class_init,
  224. };
  225. static void pl031_register_types(void)
  226. {
  227. type_register_static(&pl031_info);
  228. }
  229. type_init(pl031_register_types)