2
0

q35.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * QEMU MCH/ICH9 PCI Bridge Emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. * Copyright (c) 2009, 2010, 2011
  6. * Isaku Yamahata <yamahata at valinux co jp>
  7. * VA Linux Systems Japan K.K.
  8. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  9. *
  10. * This is based on piix_pci.c, but heavily modified.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a copy
  13. * of this software and associated documentation files (the "Software"), to deal
  14. * in the Software without restriction, including without limitation the rights
  15. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  16. * copies of the Software, and to permit persons to whom the Software is
  17. * furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice shall be included in
  20. * all copies or substantial portions of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  27. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  28. * THE SOFTWARE.
  29. */
  30. #include "hw/hw.h"
  31. #include "hw/pci-host/q35.h"
  32. #include "qapi/visitor.h"
  33. /****************************************************************************
  34. * Q35 host
  35. */
  36. static void q35_host_realize(DeviceState *dev, Error **errp)
  37. {
  38. PCIHostState *pci = PCI_HOST_BRIDGE(dev);
  39. Q35PCIHost *s = Q35_HOST_DEVICE(dev);
  40. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  41. sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
  42. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
  43. sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
  44. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
  45. pci->bus = pci_bus_new(DEVICE(s), "pcie.0",
  46. s->mch.pci_address_space, s->mch.address_space_io,
  47. 0, TYPE_PCIE_BUS);
  48. qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
  49. qdev_init_nofail(DEVICE(&s->mch));
  50. }
  51. static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
  52. PCIBus *rootbus)
  53. {
  54. Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
  55. /* For backwards compat with old device paths */
  56. if (s->mch.short_root_bus) {
  57. return "0000";
  58. }
  59. return "0000:00";
  60. }
  61. static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
  62. void *opaque, const char *name,
  63. Error **errp)
  64. {
  65. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  66. uint32_t value = s->mch.pci_info.w32.begin;
  67. visit_type_uint32(v, &value, name, errp);
  68. }
  69. static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
  70. void *opaque, const char *name,
  71. Error **errp)
  72. {
  73. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  74. uint32_t value = s->mch.pci_info.w32.end;
  75. visit_type_uint32(v, &value, name, errp);
  76. }
  77. static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
  78. void *opaque, const char *name,
  79. Error **errp)
  80. {
  81. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  82. Range w64;
  83. pci_bus_get_w64_range(h->bus, &w64);
  84. visit_type_uint64(v, &w64.begin, name, errp);
  85. }
  86. static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
  87. void *opaque, const char *name,
  88. Error **errp)
  89. {
  90. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  91. Range w64;
  92. pci_bus_get_w64_range(h->bus, &w64);
  93. visit_type_uint64(v, &w64.end, name, errp);
  94. }
  95. static void q35_host_get_mmcfg_size(Object *obj, Visitor *v,
  96. void *opaque, const char *name,
  97. Error **errp)
  98. {
  99. PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
  100. uint32_t value = e->size;
  101. visit_type_uint32(v, &value, name, errp);
  102. }
  103. static Property mch_props[] = {
  104. DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
  105. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
  106. DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
  107. mch.pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
  108. DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
  109. DEFINE_PROP_END_OF_LIST(),
  110. };
  111. static void q35_host_class_init(ObjectClass *klass, void *data)
  112. {
  113. DeviceClass *dc = DEVICE_CLASS(klass);
  114. PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
  115. hc->root_bus_path = q35_host_root_bus_path;
  116. dc->realize = q35_host_realize;
  117. dc->props = mch_props;
  118. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  119. dc->fw_name = "pci";
  120. }
  121. static void q35_host_initfn(Object *obj)
  122. {
  123. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  124. PCIHostState *phb = PCI_HOST_BRIDGE(obj);
  125. memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
  126. "pci-conf-idx", 4);
  127. memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
  128. "pci-conf-data", 4);
  129. object_initialize(&s->mch, sizeof(s->mch), TYPE_MCH_PCI_DEVICE);
  130. object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
  131. qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
  132. qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
  133. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
  134. q35_host_get_pci_hole_start,
  135. NULL, NULL, NULL, NULL);
  136. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
  137. q35_host_get_pci_hole_end,
  138. NULL, NULL, NULL, NULL);
  139. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
  140. q35_host_get_pci_hole64_start,
  141. NULL, NULL, NULL, NULL);
  142. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
  143. q35_host_get_pci_hole64_end,
  144. NULL, NULL, NULL, NULL);
  145. object_property_add(obj, PCIE_HOST_MCFG_SIZE, "int",
  146. q35_host_get_mmcfg_size,
  147. NULL, NULL, NULL, NULL);
  148. /* Leave enough space for the biggest MCFG BAR */
  149. /* TODO: this matches current bios behaviour, but
  150. * it's not a power of two, which means an MTRR
  151. * can't cover it exactly.
  152. */
  153. s->mch.pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT +
  154. MCH_HOST_BRIDGE_PCIEXBAR_MAX;
  155. s->mch.pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
  156. }
  157. static const TypeInfo q35_host_info = {
  158. .name = TYPE_Q35_HOST_DEVICE,
  159. .parent = TYPE_PCIE_HOST_BRIDGE,
  160. .instance_size = sizeof(Q35PCIHost),
  161. .instance_init = q35_host_initfn,
  162. .class_init = q35_host_class_init,
  163. };
  164. /****************************************************************************
  165. * MCH D0:F0
  166. */
  167. /* PCIe MMCFG */
  168. static void mch_update_pciexbar(MCHPCIState *mch)
  169. {
  170. PCIDevice *pci_dev = PCI_DEVICE(mch);
  171. BusState *bus = qdev_get_parent_bus(DEVICE(mch));
  172. PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
  173. uint64_t pciexbar;
  174. int enable;
  175. uint64_t addr;
  176. uint64_t addr_mask;
  177. uint32_t length;
  178. pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
  179. enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
  180. addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
  181. switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
  182. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
  183. length = 256 * 1024 * 1024;
  184. break;
  185. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
  186. length = 128 * 1024 * 1024;
  187. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
  188. MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  189. break;
  190. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
  191. length = 64 * 1024 * 1024;
  192. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  193. break;
  194. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
  195. default:
  196. enable = 0;
  197. length = 0;
  198. abort();
  199. break;
  200. }
  201. addr = pciexbar & addr_mask;
  202. pcie_host_mmcfg_update(pehb, enable, addr, length);
  203. /* Leave enough space for the MCFG BAR */
  204. /*
  205. * TODO: this matches current bios behaviour, but it's not a power of two,
  206. * which means an MTRR can't cover it exactly.
  207. */
  208. if (enable) {
  209. mch->pci_info.w32.begin = addr + length;
  210. } else {
  211. mch->pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
  212. }
  213. }
  214. /* PAM */
  215. static void mch_update_pam(MCHPCIState *mch)
  216. {
  217. PCIDevice *pd = PCI_DEVICE(mch);
  218. int i;
  219. memory_region_transaction_begin();
  220. for (i = 0; i < 13; i++) {
  221. pam_update(&mch->pam_regions[i], i,
  222. pd->config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
  223. }
  224. memory_region_transaction_commit();
  225. }
  226. /* SMRAM */
  227. static void mch_update_smram(MCHPCIState *mch)
  228. {
  229. PCIDevice *pd = PCI_DEVICE(mch);
  230. memory_region_transaction_begin();
  231. smram_update(&mch->smram_region, pd->config[MCH_HOST_BRIDGE_SMRAM],
  232. mch->smm_enabled);
  233. memory_region_transaction_commit();
  234. }
  235. static void mch_set_smm(int smm, void *arg)
  236. {
  237. MCHPCIState *mch = arg;
  238. PCIDevice *pd = PCI_DEVICE(mch);
  239. memory_region_transaction_begin();
  240. smram_set_smm(&mch->smm_enabled, smm, pd->config[MCH_HOST_BRIDGE_SMRAM],
  241. &mch->smram_region);
  242. memory_region_transaction_commit();
  243. }
  244. static void mch_write_config(PCIDevice *d,
  245. uint32_t address, uint32_t val, int len)
  246. {
  247. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  248. /* XXX: implement SMRAM.D_LOCK */
  249. pci_default_write_config(d, address, val, len);
  250. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
  251. MCH_HOST_BRIDGE_PAM_SIZE)) {
  252. mch_update_pam(mch);
  253. }
  254. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
  255. MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
  256. mch_update_pciexbar(mch);
  257. }
  258. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
  259. MCH_HOST_BRIDGE_SMRAM_SIZE)) {
  260. mch_update_smram(mch);
  261. }
  262. }
  263. static void mch_update(MCHPCIState *mch)
  264. {
  265. mch_update_pciexbar(mch);
  266. mch_update_pam(mch);
  267. mch_update_smram(mch);
  268. }
  269. static int mch_post_load(void *opaque, int version_id)
  270. {
  271. MCHPCIState *mch = opaque;
  272. mch_update(mch);
  273. return 0;
  274. }
  275. static const VMStateDescription vmstate_mch = {
  276. .name = "mch",
  277. .version_id = 1,
  278. .minimum_version_id = 1,
  279. .post_load = mch_post_load,
  280. .fields = (VMStateField[]) {
  281. VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
  282. VMSTATE_UINT8(smm_enabled, MCHPCIState),
  283. VMSTATE_END_OF_LIST()
  284. }
  285. };
  286. static void mch_reset(DeviceState *qdev)
  287. {
  288. PCIDevice *d = PCI_DEVICE(qdev);
  289. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  290. pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
  291. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
  292. d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
  293. mch_update(mch);
  294. }
  295. static int mch_init(PCIDevice *d)
  296. {
  297. int i;
  298. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  299. /* setup pci memory mapping */
  300. pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
  301. mch->pci_address_space);
  302. /* smram */
  303. cpu_smm_register(&mch_set_smm, mch);
  304. memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
  305. mch->pci_address_space, 0xa0000, 0x20000);
  306. memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
  307. &mch->smram_region, 1);
  308. memory_region_set_enabled(&mch->smram_region, false);
  309. init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
  310. &mch->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
  311. for (i = 0; i < 12; ++i) {
  312. init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
  313. &mch->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
  314. PAM_EXPAN_SIZE);
  315. }
  316. return 0;
  317. }
  318. uint64_t mch_mcfg_base(void)
  319. {
  320. bool ambiguous;
  321. Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
  322. if (!o) {
  323. return 0;
  324. }
  325. return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
  326. }
  327. static void mch_class_init(ObjectClass *klass, void *data)
  328. {
  329. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  330. DeviceClass *dc = DEVICE_CLASS(klass);
  331. k->init = mch_init;
  332. k->config_write = mch_write_config;
  333. dc->reset = mch_reset;
  334. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  335. dc->desc = "Host bridge";
  336. dc->vmsd = &vmstate_mch;
  337. k->vendor_id = PCI_VENDOR_ID_INTEL;
  338. k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
  339. k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
  340. k->class_id = PCI_CLASS_BRIDGE_HOST;
  341. /*
  342. * PCI-facing part of the host bridge, not usable without the
  343. * host-facing part, which can't be device_add'ed, yet.
  344. */
  345. dc->cannot_instantiate_with_device_add_yet = true;
  346. }
  347. static const TypeInfo mch_info = {
  348. .name = TYPE_MCH_PCI_DEVICE,
  349. .parent = TYPE_PCI_DEVICE,
  350. .instance_size = sizeof(MCHPCIState),
  351. .class_init = mch_class_init,
  352. };
  353. static void q35_register(void)
  354. {
  355. type_register_static(&mch_info);
  356. type_register_static(&q35_host_info);
  357. }
  358. type_init(q35_register);