mips_fulong2e.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * QEMU fulong 2e mini pc support
  3. *
  4. * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
  5. * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
  6. * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
  7. * This code is licensed under the GNU GPL v2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. /*
  13. * Fulong 2e mini pc is based on ICT/ST Loongson 2e CPU (MIPS III like, 800MHz)
  14. * http://www.linux-mips.org/wiki/Fulong
  15. *
  16. * Loongson 2e user manual:
  17. * http://www.loongsondeveloper.com/doc/Loongson2EUserGuide.pdf
  18. */
  19. #include "hw/hw.h"
  20. #include "hw/i386/pc.h"
  21. #include "hw/char/serial.h"
  22. #include "hw/block/fdc.h"
  23. #include "net/net.h"
  24. #include "hw/boards.h"
  25. #include "hw/i2c/smbus.h"
  26. #include "block/block.h"
  27. #include "hw/block/flash.h"
  28. #include "hw/mips/mips.h"
  29. #include "hw/mips/cpudevs.h"
  30. #include "hw/pci/pci.h"
  31. #include "sysemu/char.h"
  32. #include "sysemu/sysemu.h"
  33. #include "audio/audio.h"
  34. #include "qemu/log.h"
  35. #include "hw/loader.h"
  36. #include "hw/mips/bios.h"
  37. #include "hw/ide.h"
  38. #include "elf.h"
  39. #include "hw/isa/vt82c686.h"
  40. #include "hw/timer/mc146818rtc.h"
  41. #include "hw/timer/i8254.h"
  42. #include "sysemu/blockdev.h"
  43. #include "exec/address-spaces.h"
  44. #include "sysemu/qtest.h"
  45. #include "qemu/error-report.h"
  46. #define DEBUG_FULONG2E_INIT
  47. #define ENVP_ADDR 0x80002000l
  48. #define ENVP_NB_ENTRIES 16
  49. #define ENVP_ENTRY_SIZE 256
  50. #define MAX_IDE_BUS 2
  51. /*
  52. * PMON is not part of qemu and released with BSD license, anyone
  53. * who want to build a pmon binary please first git-clone the source
  54. * from the git repository at:
  55. * http://www.loongson.cn/support/git/pmon
  56. * Then follow the "Compile Guide" available at:
  57. * http://dev.lemote.com/code/pmon
  58. *
  59. * Notes:
  60. * 1, don't use the source at http://dev.lemote.com/http_git/pmon.git
  61. * 2, use "Bonito2edev" to replace "dir_corresponding_to_your_target_hardware"
  62. * in the "Compile Guide".
  63. */
  64. #define FULONG_BIOSNAME "pmon_fulong2e.bin"
  65. /* PCI SLOT in fulong 2e */
  66. #define FULONG2E_VIA_SLOT 5
  67. #define FULONG2E_ATI_SLOT 6
  68. #define FULONG2E_RTL8139_SLOT 7
  69. static ISADevice *pit;
  70. static struct _loaderparams {
  71. int ram_size;
  72. const char *kernel_filename;
  73. const char *kernel_cmdline;
  74. const char *initrd_filename;
  75. } loaderparams;
  76. static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
  77. const char *string, ...)
  78. {
  79. va_list ap;
  80. int32_t table_addr;
  81. if (index >= ENVP_NB_ENTRIES)
  82. return;
  83. if (string == NULL) {
  84. prom_buf[index] = 0;
  85. return;
  86. }
  87. table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
  88. prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
  89. va_start(ap, string);
  90. vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
  91. va_end(ap);
  92. }
  93. static int64_t load_kernel (CPUMIPSState *env)
  94. {
  95. int64_t kernel_entry, kernel_low, kernel_high;
  96. int index = 0;
  97. long initrd_size;
  98. ram_addr_t initrd_offset;
  99. uint32_t *prom_buf;
  100. long prom_size;
  101. if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
  102. (uint64_t *)&kernel_entry, (uint64_t *)&kernel_low,
  103. (uint64_t *)&kernel_high, 0, ELF_MACHINE, 1) < 0) {
  104. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  105. loaderparams.kernel_filename);
  106. exit(1);
  107. }
  108. /* load initrd */
  109. initrd_size = 0;
  110. initrd_offset = 0;
  111. if (loaderparams.initrd_filename) {
  112. initrd_size = get_image_size (loaderparams.initrd_filename);
  113. if (initrd_size > 0) {
  114. initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
  115. if (initrd_offset + initrd_size > ram_size) {
  116. fprintf(stderr,
  117. "qemu: memory too small for initial ram disk '%s'\n",
  118. loaderparams.initrd_filename);
  119. exit(1);
  120. }
  121. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  122. initrd_offset, ram_size - initrd_offset);
  123. }
  124. if (initrd_size == (target_ulong) -1) {
  125. fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
  126. loaderparams.initrd_filename);
  127. exit(1);
  128. }
  129. }
  130. /* Setup prom parameters. */
  131. prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
  132. prom_buf = g_malloc(prom_size);
  133. prom_set(prom_buf, index++, "%s", loaderparams.kernel_filename);
  134. if (initrd_size > 0) {
  135. prom_set(prom_buf, index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
  136. cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
  137. loaderparams.kernel_cmdline);
  138. } else {
  139. prom_set(prom_buf, index++, "%s", loaderparams.kernel_cmdline);
  140. }
  141. /* Setup minimum environment variables */
  142. prom_set(prom_buf, index++, "busclock=33000000");
  143. prom_set(prom_buf, index++, "cpuclock=100000000");
  144. prom_set(prom_buf, index++, "memsize=%i", loaderparams.ram_size/1024/1024);
  145. prom_set(prom_buf, index++, "modetty0=38400n8r");
  146. prom_set(prom_buf, index++, NULL);
  147. rom_add_blob_fixed("prom", prom_buf, prom_size,
  148. cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
  149. return kernel_entry;
  150. }
  151. static void write_bootloader (CPUMIPSState *env, uint8_t *base, int64_t kernel_addr)
  152. {
  153. uint32_t *p;
  154. /* Small bootloader */
  155. p = (uint32_t *) base;
  156. stl_p(p++, 0x0bf00010); /* j 0x1fc00040 */
  157. stl_p(p++, 0x00000000); /* nop */
  158. /* Second part of the bootloader */
  159. p = (uint32_t *) (base + 0x040);
  160. stl_p(p++, 0x3c040000); /* lui a0, 0 */
  161. stl_p(p++, 0x34840002); /* ori a0, a0, 2 */
  162. stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); /* lui a1, high(ENVP_ADDR) */
  163. stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); /* ori a1, a0, low(ENVP_ADDR) */
  164. stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
  165. stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); /* ori a2, a2, low(ENVP_ADDR + 8) */
  166. stl_p(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); /* lui a3, high(env->ram_size) */
  167. stl_p(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); /* ori a3, a3, low(env->ram_size) */
  168. stl_p(p++, 0x3c1f0000 | ((kernel_addr >> 16) & 0xffff)); /* lui ra, high(kernel_addr) */;
  169. stl_p(p++, 0x37ff0000 | (kernel_addr & 0xffff)); /* ori ra, ra, low(kernel_addr) */
  170. stl_p(p++, 0x03e00008); /* jr ra */
  171. stl_p(p++, 0x00000000); /* nop */
  172. }
  173. static void main_cpu_reset(void *opaque)
  174. {
  175. MIPSCPU *cpu = opaque;
  176. CPUMIPSState *env = &cpu->env;
  177. cpu_reset(CPU(cpu));
  178. /* TODO: 2E reset stuff */
  179. if (loaderparams.kernel_filename) {
  180. env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
  181. }
  182. }
  183. static const uint8_t eeprom_spd[0x80] = {
  184. 0x80,0x08,0x07,0x0d,0x09,0x02,0x40,0x00,0x04,0x70,
  185. 0x70,0x00,0x82,0x10,0x00,0x01,0x0e,0x04,0x0c,0x01,
  186. 0x02,0x20,0x80,0x75,0x70,0x00,0x00,0x50,0x3c,0x50,
  187. 0x2d,0x20,0xb0,0xb0,0x50,0x50,0x00,0x00,0x00,0x00,
  188. 0x00,0x41,0x48,0x3c,0x32,0x75,0x00,0x00,0x00,0x00,
  189. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
  190. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
  191. 0x00,0x00,0x00,0x9c,0x7b,0x07,0x00,0x00,0x00,0x00,
  192. 0x00,0x00,0x00,0x00,0x48,0x42,0x35,0x34,0x41,0x32,
  193. 0x35,0x36,0x38,0x4b,0x4e,0x2d,0x41,0x37,0x35,0x42,
  194. 0x20,0x30,0x20
  195. };
  196. /* Audio support */
  197. static void audio_init (PCIBus *pci_bus)
  198. {
  199. vt82c686b_ac97_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 5));
  200. vt82c686b_mc97_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 6));
  201. }
  202. /* Network support */
  203. static void network_init (PCIBus *pci_bus)
  204. {
  205. int i;
  206. for(i = 0; i < nb_nics; i++) {
  207. NICInfo *nd = &nd_table[i];
  208. const char *default_devaddr = NULL;
  209. if (i == 0 && (!nd->model || strcmp(nd->model, "rtl8139") == 0)) {
  210. /* The fulong board has a RTL8139 card using PCI SLOT 7 */
  211. default_devaddr = "07";
  212. }
  213. pci_nic_init_nofail(nd, pci_bus, "rtl8139", default_devaddr);
  214. }
  215. }
  216. static void cpu_request_exit(void *opaque, int irq, int level)
  217. {
  218. CPUState *cpu = current_cpu;
  219. if (cpu && level) {
  220. cpu_exit(cpu);
  221. }
  222. }
  223. static void mips_fulong2e_init(MachineState *machine)
  224. {
  225. ram_addr_t ram_size = machine->ram_size;
  226. const char *cpu_model = machine->cpu_model;
  227. const char *kernel_filename = machine->kernel_filename;
  228. const char *kernel_cmdline = machine->kernel_cmdline;
  229. const char *initrd_filename = machine->initrd_filename;
  230. char *filename;
  231. MemoryRegion *address_space_mem = get_system_memory();
  232. MemoryRegion *ram = g_new(MemoryRegion, 1);
  233. MemoryRegion *bios = g_new(MemoryRegion, 1);
  234. long bios_size;
  235. int64_t kernel_entry;
  236. qemu_irq *i8259;
  237. qemu_irq *cpu_exit_irq;
  238. PCIBus *pci_bus;
  239. ISABus *isa_bus;
  240. I2CBus *smbus;
  241. int i;
  242. DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
  243. MIPSCPU *cpu;
  244. CPUMIPSState *env;
  245. /* init CPUs */
  246. if (cpu_model == NULL) {
  247. cpu_model = "Loongson-2E";
  248. }
  249. cpu = cpu_mips_init(cpu_model);
  250. if (cpu == NULL) {
  251. fprintf(stderr, "Unable to find CPU definition\n");
  252. exit(1);
  253. }
  254. env = &cpu->env;
  255. qemu_register_reset(main_cpu_reset, cpu);
  256. /* fulong 2e has 256M ram. */
  257. ram_size = 256 * 1024 * 1024;
  258. /* fulong 2e has a 1M flash.Winbond W39L040AP70Z */
  259. bios_size = 1024 * 1024;
  260. /* allocate RAM */
  261. memory_region_init_ram(ram, NULL, "fulong2e.ram", ram_size);
  262. vmstate_register_ram_global(ram);
  263. memory_region_init_ram(bios, NULL, "fulong2e.bios", bios_size);
  264. vmstate_register_ram_global(bios);
  265. memory_region_set_readonly(bios, true);
  266. memory_region_add_subregion(address_space_mem, 0, ram);
  267. memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
  268. /* We do not support flash operation, just loading pmon.bin as raw BIOS.
  269. * Please use -L to set the BIOS path and -bios to set bios name. */
  270. if (kernel_filename) {
  271. loaderparams.ram_size = ram_size;
  272. loaderparams.kernel_filename = kernel_filename;
  273. loaderparams.kernel_cmdline = kernel_cmdline;
  274. loaderparams.initrd_filename = initrd_filename;
  275. kernel_entry = load_kernel (env);
  276. write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
  277. } else {
  278. if (bios_name == NULL) {
  279. bios_name = FULONG_BIOSNAME;
  280. }
  281. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  282. if (filename) {
  283. bios_size = load_image_targphys(filename, 0x1fc00000LL,
  284. BIOS_SIZE);
  285. g_free(filename);
  286. } else {
  287. bios_size = -1;
  288. }
  289. if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
  290. !kernel_filename && !qtest_enabled()) {
  291. error_report("Could not load MIPS bios '%s'", bios_name);
  292. exit(1);
  293. }
  294. }
  295. /* Init internal devices */
  296. cpu_mips_irq_init_cpu(env);
  297. cpu_mips_clock_init(env);
  298. /* North bridge, Bonito --> IP2 */
  299. pci_bus = bonito_init((qemu_irq *)&(env->irq[2]));
  300. /* South bridge */
  301. ide_drive_get(hd, MAX_IDE_BUS);
  302. isa_bus = vt82c686b_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 0));
  303. if (!isa_bus) {
  304. fprintf(stderr, "vt82c686b_init error\n");
  305. exit(1);
  306. }
  307. /* Interrupt controller */
  308. /* The 8259 -> IP5 */
  309. i8259 = i8259_init(isa_bus, env->irq[5]);
  310. isa_bus_irqs(isa_bus, i8259);
  311. vt82c686b_ide_init(pci_bus, hd, PCI_DEVFN(FULONG2E_VIA_SLOT, 1));
  312. pci_create_simple(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 2),
  313. "vt82c686b-usb-uhci");
  314. pci_create_simple(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 3),
  315. "vt82c686b-usb-uhci");
  316. smbus = vt82c686b_pm_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 4),
  317. 0xeee1, NULL);
  318. /* TODO: Populate SPD eeprom data. */
  319. smbus_eeprom_init(smbus, 1, eeprom_spd, sizeof(eeprom_spd));
  320. /* init other devices */
  321. pit = pit_init(isa_bus, 0x40, 0, NULL);
  322. cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
  323. DMA_init(0, cpu_exit_irq);
  324. /* Super I/O */
  325. isa_create_simple(isa_bus, "i8042");
  326. rtc_init(isa_bus, 2000, NULL);
  327. for(i = 0; i < MAX_SERIAL_PORTS; i++) {
  328. if (serial_hds[i]) {
  329. serial_isa_init(isa_bus, i, serial_hds[i]);
  330. }
  331. }
  332. if (parallel_hds[0]) {
  333. parallel_init(isa_bus, 0, parallel_hds[0]);
  334. }
  335. /* Sound card */
  336. audio_init(pci_bus);
  337. /* Network card */
  338. network_init(pci_bus);
  339. }
  340. static QEMUMachine mips_fulong2e_machine = {
  341. .name = "fulong2e",
  342. .desc = "Fulong 2e mini pc",
  343. .init = mips_fulong2e_init,
  344. };
  345. static void mips_fulong2e_machine_init(void)
  346. {
  347. qemu_register_machine(&mips_fulong2e_machine);
  348. }
  349. machine_init(mips_fulong2e_machine_init);