slavio_intctl.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * QEMU Sparc SLAVIO interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw/sparc/sun4m.h"
  25. #include "monitor/monitor.h"
  26. #include "hw/sysbus.h"
  27. #include "trace.h"
  28. //#define DEBUG_IRQ_COUNT
  29. /*
  30. * Registers of interrupt controller in sun4m.
  31. *
  32. * This is the interrupt controller part of chip STP2001 (Slave I/O), also
  33. * produced as NCR89C105. See
  34. * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
  35. *
  36. * There is a system master controller and one for each cpu.
  37. *
  38. */
  39. #define MAX_CPUS 16
  40. #define MAX_PILS 16
  41. struct SLAVIO_INTCTLState;
  42. typedef struct SLAVIO_CPUINTCTLState {
  43. MemoryRegion iomem;
  44. struct SLAVIO_INTCTLState *master;
  45. uint32_t intreg_pending;
  46. uint32_t cpu;
  47. uint32_t irl_out;
  48. } SLAVIO_CPUINTCTLState;
  49. #define TYPE_SLAVIO_INTCTL "slavio_intctl"
  50. #define SLAVIO_INTCTL(obj) \
  51. OBJECT_CHECK(SLAVIO_INTCTLState, (obj), TYPE_SLAVIO_INTCTL)
  52. typedef struct SLAVIO_INTCTLState {
  53. SysBusDevice parent_obj;
  54. MemoryRegion iomem;
  55. #ifdef DEBUG_IRQ_COUNT
  56. uint64_t irq_count[32];
  57. #endif
  58. qemu_irq cpu_irqs[MAX_CPUS][MAX_PILS];
  59. SLAVIO_CPUINTCTLState slaves[MAX_CPUS];
  60. uint32_t intregm_pending;
  61. uint32_t intregm_disabled;
  62. uint32_t target_cpu;
  63. } SLAVIO_INTCTLState;
  64. #define INTCTL_MAXADDR 0xf
  65. #define INTCTL_SIZE (INTCTL_MAXADDR + 1)
  66. #define INTCTLM_SIZE 0x14
  67. #define MASTER_IRQ_MASK ~0x0fa2007f
  68. #define MASTER_DISABLE 0x80000000
  69. #define CPU_SOFTIRQ_MASK 0xfffe0000
  70. #define CPU_IRQ_INT15_IN (1 << 15)
  71. #define CPU_IRQ_TIMER_IN (1 << 14)
  72. static void slavio_check_interrupts(SLAVIO_INTCTLState *s, int set_irqs);
  73. // per-cpu interrupt controller
  74. static uint64_t slavio_intctl_mem_readl(void *opaque, hwaddr addr,
  75. unsigned size)
  76. {
  77. SLAVIO_CPUINTCTLState *s = opaque;
  78. uint32_t saddr, ret;
  79. saddr = addr >> 2;
  80. switch (saddr) {
  81. case 0:
  82. ret = s->intreg_pending;
  83. break;
  84. default:
  85. ret = 0;
  86. break;
  87. }
  88. trace_slavio_intctl_mem_readl(s->cpu, addr, ret);
  89. return ret;
  90. }
  91. static void slavio_intctl_mem_writel(void *opaque, hwaddr addr,
  92. uint64_t val, unsigned size)
  93. {
  94. SLAVIO_CPUINTCTLState *s = opaque;
  95. uint32_t saddr;
  96. saddr = addr >> 2;
  97. trace_slavio_intctl_mem_writel(s->cpu, addr, val);
  98. switch (saddr) {
  99. case 1: // clear pending softints
  100. val &= CPU_SOFTIRQ_MASK | CPU_IRQ_INT15_IN;
  101. s->intreg_pending &= ~val;
  102. slavio_check_interrupts(s->master, 1);
  103. trace_slavio_intctl_mem_writel_clear(s->cpu, val, s->intreg_pending);
  104. break;
  105. case 2: // set softint
  106. val &= CPU_SOFTIRQ_MASK;
  107. s->intreg_pending |= val;
  108. slavio_check_interrupts(s->master, 1);
  109. trace_slavio_intctl_mem_writel_set(s->cpu, val, s->intreg_pending);
  110. break;
  111. default:
  112. break;
  113. }
  114. }
  115. static const MemoryRegionOps slavio_intctl_mem_ops = {
  116. .read = slavio_intctl_mem_readl,
  117. .write = slavio_intctl_mem_writel,
  118. .endianness = DEVICE_NATIVE_ENDIAN,
  119. .valid = {
  120. .min_access_size = 4,
  121. .max_access_size = 4,
  122. },
  123. };
  124. // master system interrupt controller
  125. static uint64_t slavio_intctlm_mem_readl(void *opaque, hwaddr addr,
  126. unsigned size)
  127. {
  128. SLAVIO_INTCTLState *s = opaque;
  129. uint32_t saddr, ret;
  130. saddr = addr >> 2;
  131. switch (saddr) {
  132. case 0:
  133. ret = s->intregm_pending & ~MASTER_DISABLE;
  134. break;
  135. case 1:
  136. ret = s->intregm_disabled & MASTER_IRQ_MASK;
  137. break;
  138. case 4:
  139. ret = s->target_cpu;
  140. break;
  141. default:
  142. ret = 0;
  143. break;
  144. }
  145. trace_slavio_intctlm_mem_readl(addr, ret);
  146. return ret;
  147. }
  148. static void slavio_intctlm_mem_writel(void *opaque, hwaddr addr,
  149. uint64_t val, unsigned size)
  150. {
  151. SLAVIO_INTCTLState *s = opaque;
  152. uint32_t saddr;
  153. saddr = addr >> 2;
  154. trace_slavio_intctlm_mem_writel(addr, val);
  155. switch (saddr) {
  156. case 2: // clear (enable)
  157. // Force clear unused bits
  158. val &= MASTER_IRQ_MASK;
  159. s->intregm_disabled &= ~val;
  160. trace_slavio_intctlm_mem_writel_enable(val, s->intregm_disabled);
  161. slavio_check_interrupts(s, 1);
  162. break;
  163. case 3: // set (disable; doesn't affect pending)
  164. // Force clear unused bits
  165. val &= MASTER_IRQ_MASK;
  166. s->intregm_disabled |= val;
  167. slavio_check_interrupts(s, 1);
  168. trace_slavio_intctlm_mem_writel_disable(val, s->intregm_disabled);
  169. break;
  170. case 4:
  171. s->target_cpu = val & (MAX_CPUS - 1);
  172. slavio_check_interrupts(s, 1);
  173. trace_slavio_intctlm_mem_writel_target(s->target_cpu);
  174. break;
  175. default:
  176. break;
  177. }
  178. }
  179. static const MemoryRegionOps slavio_intctlm_mem_ops = {
  180. .read = slavio_intctlm_mem_readl,
  181. .write = slavio_intctlm_mem_writel,
  182. .endianness = DEVICE_NATIVE_ENDIAN,
  183. .valid = {
  184. .min_access_size = 4,
  185. .max_access_size = 4,
  186. },
  187. };
  188. void slavio_pic_info(Monitor *mon, DeviceState *dev)
  189. {
  190. SLAVIO_INTCTLState *s = SLAVIO_INTCTL(dev);
  191. int i;
  192. for (i = 0; i < MAX_CPUS; i++) {
  193. monitor_printf(mon, "per-cpu %d: pending 0x%08x\n", i,
  194. s->slaves[i].intreg_pending);
  195. }
  196. monitor_printf(mon, "master: pending 0x%08x, disabled 0x%08x\n",
  197. s->intregm_pending, s->intregm_disabled);
  198. }
  199. void slavio_irq_info(Monitor *mon, DeviceState *dev)
  200. {
  201. #ifndef DEBUG_IRQ_COUNT
  202. monitor_printf(mon, "irq statistic code not compiled.\n");
  203. #else
  204. SLAVIO_INTCTLState *s = SLAVIO_INTCTL(dev);
  205. int i;
  206. int64_t count;
  207. s = SLAVIO_INTCTL(dev);
  208. monitor_printf(mon, "IRQ statistics:\n");
  209. for (i = 0; i < 32; i++) {
  210. count = s->irq_count[i];
  211. if (count > 0)
  212. monitor_printf(mon, "%2d: %" PRId64 "\n", i, count);
  213. }
  214. #endif
  215. }
  216. static const uint32_t intbit_to_level[] = {
  217. 2, 3, 5, 7, 9, 11, 13, 2, 3, 5, 7, 9, 11, 13, 12, 12,
  218. 6, 13, 4, 10, 8, 9, 11, 0, 0, 0, 0, 15, 15, 15, 15, 0,
  219. };
  220. static void slavio_check_interrupts(SLAVIO_INTCTLState *s, int set_irqs)
  221. {
  222. uint32_t pending = s->intregm_pending, pil_pending;
  223. unsigned int i, j;
  224. pending &= ~s->intregm_disabled;
  225. trace_slavio_check_interrupts(pending, s->intregm_disabled);
  226. for (i = 0; i < MAX_CPUS; i++) {
  227. pil_pending = 0;
  228. /* If we are the current interrupt target, get hard interrupts */
  229. if (pending && !(s->intregm_disabled & MASTER_DISABLE) &&
  230. (i == s->target_cpu)) {
  231. for (j = 0; j < 32; j++) {
  232. if ((pending & (1 << j)) && intbit_to_level[j]) {
  233. pil_pending |= 1 << intbit_to_level[j];
  234. }
  235. }
  236. }
  237. /* Calculate current pending hard interrupts for display */
  238. s->slaves[i].intreg_pending &= CPU_SOFTIRQ_MASK | CPU_IRQ_INT15_IN |
  239. CPU_IRQ_TIMER_IN;
  240. if (i == s->target_cpu) {
  241. for (j = 0; j < 32; j++) {
  242. if ((s->intregm_pending & (1U << j)) && intbit_to_level[j]) {
  243. s->slaves[i].intreg_pending |= 1 << intbit_to_level[j];
  244. }
  245. }
  246. }
  247. /* Level 15 and CPU timer interrupts are only masked when
  248. the MASTER_DISABLE bit is set */
  249. if (!(s->intregm_disabled & MASTER_DISABLE)) {
  250. pil_pending |= s->slaves[i].intreg_pending &
  251. (CPU_IRQ_INT15_IN | CPU_IRQ_TIMER_IN);
  252. }
  253. /* Add soft interrupts */
  254. pil_pending |= (s->slaves[i].intreg_pending & CPU_SOFTIRQ_MASK) >> 16;
  255. if (set_irqs) {
  256. /* Since there is not really an interrupt 0 (and pil_pending
  257. * and irl_out bit zero are thus always zero) there is no need
  258. * to do anything with cpu_irqs[i][0] and it is OK not to do
  259. * the j=0 iteration of this loop.
  260. */
  261. for (j = MAX_PILS-1; j > 0; j--) {
  262. if (pil_pending & (1 << j)) {
  263. if (!(s->slaves[i].irl_out & (1 << j))) {
  264. qemu_irq_raise(s->cpu_irqs[i][j]);
  265. }
  266. } else {
  267. if (s->slaves[i].irl_out & (1 << j)) {
  268. qemu_irq_lower(s->cpu_irqs[i][j]);
  269. }
  270. }
  271. }
  272. }
  273. s->slaves[i].irl_out = pil_pending;
  274. }
  275. }
  276. /*
  277. * "irq" here is the bit number in the system interrupt register to
  278. * separate serial and keyboard interrupts sharing a level.
  279. */
  280. static void slavio_set_irq(void *opaque, int irq, int level)
  281. {
  282. SLAVIO_INTCTLState *s = opaque;
  283. uint32_t mask = 1 << irq;
  284. uint32_t pil = intbit_to_level[irq];
  285. unsigned int i;
  286. trace_slavio_set_irq(s->target_cpu, irq, pil, level);
  287. if (pil > 0) {
  288. if (level) {
  289. #ifdef DEBUG_IRQ_COUNT
  290. s->irq_count[pil]++;
  291. #endif
  292. s->intregm_pending |= mask;
  293. if (pil == 15) {
  294. for (i = 0; i < MAX_CPUS; i++) {
  295. s->slaves[i].intreg_pending |= 1 << pil;
  296. }
  297. }
  298. } else {
  299. s->intregm_pending &= ~mask;
  300. if (pil == 15) {
  301. for (i = 0; i < MAX_CPUS; i++) {
  302. s->slaves[i].intreg_pending &= ~(1 << pil);
  303. }
  304. }
  305. }
  306. slavio_check_interrupts(s, 1);
  307. }
  308. }
  309. static void slavio_set_timer_irq_cpu(void *opaque, int cpu, int level)
  310. {
  311. SLAVIO_INTCTLState *s = opaque;
  312. trace_slavio_set_timer_irq_cpu(cpu, level);
  313. if (level) {
  314. s->slaves[cpu].intreg_pending |= CPU_IRQ_TIMER_IN;
  315. } else {
  316. s->slaves[cpu].intreg_pending &= ~CPU_IRQ_TIMER_IN;
  317. }
  318. slavio_check_interrupts(s, 1);
  319. }
  320. static void slavio_set_irq_all(void *opaque, int irq, int level)
  321. {
  322. if (irq < 32) {
  323. slavio_set_irq(opaque, irq, level);
  324. } else {
  325. slavio_set_timer_irq_cpu(opaque, irq - 32, level);
  326. }
  327. }
  328. static int vmstate_intctl_post_load(void *opaque, int version_id)
  329. {
  330. SLAVIO_INTCTLState *s = opaque;
  331. slavio_check_interrupts(s, 0);
  332. return 0;
  333. }
  334. static const VMStateDescription vmstate_intctl_cpu = {
  335. .name ="slavio_intctl_cpu",
  336. .version_id = 1,
  337. .minimum_version_id = 1,
  338. .fields = (VMStateField[]) {
  339. VMSTATE_UINT32(intreg_pending, SLAVIO_CPUINTCTLState),
  340. VMSTATE_END_OF_LIST()
  341. }
  342. };
  343. static const VMStateDescription vmstate_intctl = {
  344. .name ="slavio_intctl",
  345. .version_id = 1,
  346. .minimum_version_id = 1,
  347. .post_load = vmstate_intctl_post_load,
  348. .fields = (VMStateField[]) {
  349. VMSTATE_STRUCT_ARRAY(slaves, SLAVIO_INTCTLState, MAX_CPUS, 1,
  350. vmstate_intctl_cpu, SLAVIO_CPUINTCTLState),
  351. VMSTATE_UINT32(intregm_pending, SLAVIO_INTCTLState),
  352. VMSTATE_UINT32(intregm_disabled, SLAVIO_INTCTLState),
  353. VMSTATE_UINT32(target_cpu, SLAVIO_INTCTLState),
  354. VMSTATE_END_OF_LIST()
  355. }
  356. };
  357. static void slavio_intctl_reset(DeviceState *d)
  358. {
  359. SLAVIO_INTCTLState *s = SLAVIO_INTCTL(d);
  360. int i;
  361. for (i = 0; i < MAX_CPUS; i++) {
  362. s->slaves[i].intreg_pending = 0;
  363. s->slaves[i].irl_out = 0;
  364. }
  365. s->intregm_disabled = ~MASTER_IRQ_MASK;
  366. s->intregm_pending = 0;
  367. s->target_cpu = 0;
  368. slavio_check_interrupts(s, 0);
  369. }
  370. static int slavio_intctl_init1(SysBusDevice *sbd)
  371. {
  372. DeviceState *dev = DEVICE(sbd);
  373. SLAVIO_INTCTLState *s = SLAVIO_INTCTL(dev);
  374. unsigned int i, j;
  375. char slave_name[45];
  376. qdev_init_gpio_in(dev, slavio_set_irq_all, 32 + MAX_CPUS);
  377. memory_region_init_io(&s->iomem, OBJECT(s), &slavio_intctlm_mem_ops, s,
  378. "master-interrupt-controller", INTCTLM_SIZE);
  379. sysbus_init_mmio(sbd, &s->iomem);
  380. for (i = 0; i < MAX_CPUS; i++) {
  381. snprintf(slave_name, sizeof(slave_name),
  382. "slave-interrupt-controller-%i", i);
  383. for (j = 0; j < MAX_PILS; j++) {
  384. sysbus_init_irq(sbd, &s->cpu_irqs[i][j]);
  385. }
  386. memory_region_init_io(&s->slaves[i].iomem, OBJECT(s),
  387. &slavio_intctl_mem_ops,
  388. &s->slaves[i], slave_name, INTCTL_SIZE);
  389. sysbus_init_mmio(sbd, &s->slaves[i].iomem);
  390. s->slaves[i].cpu = i;
  391. s->slaves[i].master = s;
  392. }
  393. return 0;
  394. }
  395. static void slavio_intctl_class_init(ObjectClass *klass, void *data)
  396. {
  397. DeviceClass *dc = DEVICE_CLASS(klass);
  398. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  399. k->init = slavio_intctl_init1;
  400. dc->reset = slavio_intctl_reset;
  401. dc->vmsd = &vmstate_intctl;
  402. }
  403. static const TypeInfo slavio_intctl_info = {
  404. .name = TYPE_SLAVIO_INTCTL,
  405. .parent = TYPE_SYS_BUS_DEVICE,
  406. .instance_size = sizeof(SLAVIO_INTCTLState),
  407. .class_init = slavio_intctl_class_init,
  408. };
  409. static void slavio_intctl_register_types(void)
  410. {
  411. type_register_static(&slavio_intctl_info);
  412. }
  413. type_init(slavio_intctl_register_types)