sh_intc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * SuperH interrupt controller module
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on sh_timer.c and arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw/sh4/sh_intc.h"
  11. #include "hw/hw.h"
  12. #include "hw/sh4/sh.h"
  13. //#define DEBUG_INTC
  14. //#define DEBUG_INTC_SOURCES
  15. #define INTC_A7(x) ((x) & 0x1fffffff)
  16. void sh_intc_toggle_source(struct intc_source *source,
  17. int enable_adj, int assert_adj)
  18. {
  19. int enable_changed = 0;
  20. int pending_changed = 0;
  21. int old_pending;
  22. if ((source->enable_count == source->enable_max) && (enable_adj == -1))
  23. enable_changed = -1;
  24. source->enable_count += enable_adj;
  25. if (source->enable_count == source->enable_max)
  26. enable_changed = 1;
  27. source->asserted += assert_adj;
  28. old_pending = source->pending;
  29. source->pending = source->asserted &&
  30. (source->enable_count == source->enable_max);
  31. if (old_pending != source->pending)
  32. pending_changed = 1;
  33. if (pending_changed) {
  34. if (source->pending) {
  35. source->parent->pending++;
  36. if (source->parent->pending == 1) {
  37. cpu_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  38. }
  39. } else {
  40. source->parent->pending--;
  41. if (source->parent->pending == 0) {
  42. cpu_reset_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  43. }
  44. }
  45. }
  46. if (enable_changed || assert_adj || pending_changed) {
  47. #ifdef DEBUG_INTC_SOURCES
  48. printf("sh_intc: (%d/%d/%d/%d) interrupt source 0x%x %s%s%s\n",
  49. source->parent->pending,
  50. source->asserted,
  51. source->enable_count,
  52. source->enable_max,
  53. source->vect,
  54. source->asserted ? "asserted " :
  55. assert_adj ? "deasserted" : "",
  56. enable_changed == 1 ? "enabled " :
  57. enable_changed == -1 ? "disabled " : "",
  58. source->pending ? "pending" : "");
  59. #endif
  60. }
  61. }
  62. static void sh_intc_set_irq (void *opaque, int n, int level)
  63. {
  64. struct intc_desc *desc = opaque;
  65. struct intc_source *source = &(desc->sources[n]);
  66. if (level && !source->asserted)
  67. sh_intc_toggle_source(source, 0, 1);
  68. else if (!level && source->asserted)
  69. sh_intc_toggle_source(source, 0, -1);
  70. }
  71. int sh_intc_get_pending_vector(struct intc_desc *desc, int imask)
  72. {
  73. unsigned int i;
  74. /* slow: use a linked lists of pending sources instead */
  75. /* wrong: take interrupt priority into account (one list per priority) */
  76. if (imask == 0x0f) {
  77. return -1; /* FIXME, update code to include priority per source */
  78. }
  79. for (i = 0; i < desc->nr_sources; i++) {
  80. struct intc_source *source = desc->sources + i;
  81. if (source->pending) {
  82. #ifdef DEBUG_INTC_SOURCES
  83. printf("sh_intc: (%d) returning interrupt source 0x%x\n",
  84. desc->pending, source->vect);
  85. #endif
  86. return source->vect;
  87. }
  88. }
  89. abort();
  90. }
  91. #define INTC_MODE_NONE 0
  92. #define INTC_MODE_DUAL_SET 1
  93. #define INTC_MODE_DUAL_CLR 2
  94. #define INTC_MODE_ENABLE_REG 3
  95. #define INTC_MODE_MASK_REG 4
  96. #define INTC_MODE_IS_PRIO 8
  97. static unsigned int sh_intc_mode(unsigned long address,
  98. unsigned long set_reg, unsigned long clr_reg)
  99. {
  100. if ((address != INTC_A7(set_reg)) &&
  101. (address != INTC_A7(clr_reg)))
  102. return INTC_MODE_NONE;
  103. if (set_reg && clr_reg) {
  104. if (address == INTC_A7(set_reg))
  105. return INTC_MODE_DUAL_SET;
  106. else
  107. return INTC_MODE_DUAL_CLR;
  108. }
  109. if (set_reg)
  110. return INTC_MODE_ENABLE_REG;
  111. else
  112. return INTC_MODE_MASK_REG;
  113. }
  114. static void sh_intc_locate(struct intc_desc *desc,
  115. unsigned long address,
  116. unsigned long **datap,
  117. intc_enum **enums,
  118. unsigned int *first,
  119. unsigned int *width,
  120. unsigned int *modep)
  121. {
  122. unsigned int i, mode;
  123. /* this is slow but works for now */
  124. if (desc->mask_regs) {
  125. for (i = 0; i < desc->nr_mask_regs; i++) {
  126. struct intc_mask_reg *mr = desc->mask_regs + i;
  127. mode = sh_intc_mode(address, mr->set_reg, mr->clr_reg);
  128. if (mode == INTC_MODE_NONE)
  129. continue;
  130. *modep = mode;
  131. *datap = &mr->value;
  132. *enums = mr->enum_ids;
  133. *first = mr->reg_width - 1;
  134. *width = 1;
  135. return;
  136. }
  137. }
  138. if (desc->prio_regs) {
  139. for (i = 0; i < desc->nr_prio_regs; i++) {
  140. struct intc_prio_reg *pr = desc->prio_regs + i;
  141. mode = sh_intc_mode(address, pr->set_reg, pr->clr_reg);
  142. if (mode == INTC_MODE_NONE)
  143. continue;
  144. *modep = mode | INTC_MODE_IS_PRIO;
  145. *datap = &pr->value;
  146. *enums = pr->enum_ids;
  147. *first = (pr->reg_width / pr->field_width) - 1;
  148. *width = pr->field_width;
  149. return;
  150. }
  151. }
  152. abort();
  153. }
  154. static void sh_intc_toggle_mask(struct intc_desc *desc, intc_enum id,
  155. int enable, int is_group)
  156. {
  157. struct intc_source *source = desc->sources + id;
  158. if (!id)
  159. return;
  160. if (!source->next_enum_id && (!source->enable_max || !source->vect)) {
  161. #ifdef DEBUG_INTC_SOURCES
  162. printf("sh_intc: reserved interrupt source %d modified\n", id);
  163. #endif
  164. return;
  165. }
  166. if (source->vect)
  167. sh_intc_toggle_source(source, enable ? 1 : -1, 0);
  168. #ifdef DEBUG_INTC
  169. else {
  170. printf("setting interrupt group %d to %d\n", id, !!enable);
  171. }
  172. #endif
  173. if ((is_group || !source->vect) && source->next_enum_id) {
  174. sh_intc_toggle_mask(desc, source->next_enum_id, enable, 1);
  175. }
  176. #ifdef DEBUG_INTC
  177. if (!source->vect) {
  178. printf("setting interrupt group %d to %d - done\n", id, !!enable);
  179. }
  180. #endif
  181. }
  182. static uint64_t sh_intc_read(void *opaque, hwaddr offset,
  183. unsigned size)
  184. {
  185. struct intc_desc *desc = opaque;
  186. intc_enum *enum_ids = NULL;
  187. unsigned int first = 0;
  188. unsigned int width = 0;
  189. unsigned int mode = 0;
  190. unsigned long *valuep;
  191. #ifdef DEBUG_INTC
  192. printf("sh_intc_read 0x%lx\n", (unsigned long) offset);
  193. #endif
  194. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  195. &enum_ids, &first, &width, &mode);
  196. return *valuep;
  197. }
  198. static void sh_intc_write(void *opaque, hwaddr offset,
  199. uint64_t value, unsigned size)
  200. {
  201. struct intc_desc *desc = opaque;
  202. intc_enum *enum_ids = NULL;
  203. unsigned int first = 0;
  204. unsigned int width = 0;
  205. unsigned int mode = 0;
  206. unsigned int k;
  207. unsigned long *valuep;
  208. unsigned long mask;
  209. #ifdef DEBUG_INTC
  210. printf("sh_intc_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  211. #endif
  212. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  213. &enum_ids, &first, &width, &mode);
  214. switch (mode) {
  215. case INTC_MODE_ENABLE_REG | INTC_MODE_IS_PRIO: break;
  216. case INTC_MODE_DUAL_SET: value |= *valuep; break;
  217. case INTC_MODE_DUAL_CLR: value = *valuep & ~value; break;
  218. default: abort();
  219. }
  220. for (k = 0; k <= first; k++) {
  221. mask = ((1 << width) - 1) << ((first - k) * width);
  222. if ((*valuep & mask) == (value & mask))
  223. continue;
  224. #if 0
  225. printf("k = %d, first = %d, enum = %d, mask = 0x%08x\n",
  226. k, first, enum_ids[k], (unsigned int)mask);
  227. #endif
  228. sh_intc_toggle_mask(desc, enum_ids[k], value & mask, 0);
  229. }
  230. *valuep = value;
  231. #ifdef DEBUG_INTC
  232. printf("sh_intc_write 0x%lx -> 0x%08x\n", (unsigned long) offset, value);
  233. #endif
  234. }
  235. static const MemoryRegionOps sh_intc_ops = {
  236. .read = sh_intc_read,
  237. .write = sh_intc_write,
  238. .endianness = DEVICE_NATIVE_ENDIAN,
  239. };
  240. struct intc_source *sh_intc_source(struct intc_desc *desc, intc_enum id)
  241. {
  242. if (id)
  243. return desc->sources + id;
  244. return NULL;
  245. }
  246. static unsigned int sh_intc_register(MemoryRegion *sysmem,
  247. struct intc_desc *desc,
  248. const unsigned long address,
  249. const char *type,
  250. const char *action,
  251. const unsigned int index)
  252. {
  253. char name[60];
  254. MemoryRegion *iomem, *iomem_p4, *iomem_a7;
  255. if (!address) {
  256. return 0;
  257. }
  258. iomem = &desc->iomem;
  259. iomem_p4 = desc->iomem_aliases + index;
  260. iomem_a7 = iomem_p4 + 1;
  261. #define SH_INTC_IOMEM_FORMAT "interrupt-controller-%s-%s-%s"
  262. snprintf(name, sizeof(name), SH_INTC_IOMEM_FORMAT, type, action, "p4");
  263. memory_region_init_alias(iomem_p4, NULL, name, iomem, INTC_A7(address), 4);
  264. memory_region_add_subregion(sysmem, P4ADDR(address), iomem_p4);
  265. snprintf(name, sizeof(name), SH_INTC_IOMEM_FORMAT, type, action, "a7");
  266. memory_region_init_alias(iomem_a7, NULL, name, iomem, INTC_A7(address), 4);
  267. memory_region_add_subregion(sysmem, A7ADDR(address), iomem_a7);
  268. #undef SH_INTC_IOMEM_FORMAT
  269. /* used to increment aliases index */
  270. return 2;
  271. }
  272. static void sh_intc_register_source(struct intc_desc *desc,
  273. intc_enum source,
  274. struct intc_group *groups,
  275. int nr_groups)
  276. {
  277. unsigned int i, k;
  278. struct intc_source *s;
  279. if (desc->mask_regs) {
  280. for (i = 0; i < desc->nr_mask_regs; i++) {
  281. struct intc_mask_reg *mr = desc->mask_regs + i;
  282. for (k = 0; k < ARRAY_SIZE(mr->enum_ids); k++) {
  283. if (mr->enum_ids[k] != source)
  284. continue;
  285. s = sh_intc_source(desc, mr->enum_ids[k]);
  286. if (s)
  287. s->enable_max++;
  288. }
  289. }
  290. }
  291. if (desc->prio_regs) {
  292. for (i = 0; i < desc->nr_prio_regs; i++) {
  293. struct intc_prio_reg *pr = desc->prio_regs + i;
  294. for (k = 0; k < ARRAY_SIZE(pr->enum_ids); k++) {
  295. if (pr->enum_ids[k] != source)
  296. continue;
  297. s = sh_intc_source(desc, pr->enum_ids[k]);
  298. if (s)
  299. s->enable_max++;
  300. }
  301. }
  302. }
  303. if (groups) {
  304. for (i = 0; i < nr_groups; i++) {
  305. struct intc_group *gr = groups + i;
  306. for (k = 0; k < ARRAY_SIZE(gr->enum_ids); k++) {
  307. if (gr->enum_ids[k] != source)
  308. continue;
  309. s = sh_intc_source(desc, gr->enum_ids[k]);
  310. if (s)
  311. s->enable_max++;
  312. }
  313. }
  314. }
  315. }
  316. void sh_intc_register_sources(struct intc_desc *desc,
  317. struct intc_vect *vectors,
  318. int nr_vectors,
  319. struct intc_group *groups,
  320. int nr_groups)
  321. {
  322. unsigned int i, k;
  323. struct intc_source *s;
  324. for (i = 0; i < nr_vectors; i++) {
  325. struct intc_vect *vect = vectors + i;
  326. sh_intc_register_source(desc, vect->enum_id, groups, nr_groups);
  327. s = sh_intc_source(desc, vect->enum_id);
  328. if (s) {
  329. s->vect = vect->vect;
  330. #ifdef DEBUG_INTC_SOURCES
  331. printf("sh_intc: registered source %d -> 0x%04x (%d/%d)\n",
  332. vect->enum_id, s->vect, s->enable_count, s->enable_max);
  333. #endif
  334. }
  335. }
  336. if (groups) {
  337. for (i = 0; i < nr_groups; i++) {
  338. struct intc_group *gr = groups + i;
  339. s = sh_intc_source(desc, gr->enum_id);
  340. s->next_enum_id = gr->enum_ids[0];
  341. for (k = 1; k < ARRAY_SIZE(gr->enum_ids); k++) {
  342. if (!gr->enum_ids[k])
  343. continue;
  344. s = sh_intc_source(desc, gr->enum_ids[k - 1]);
  345. s->next_enum_id = gr->enum_ids[k];
  346. }
  347. #ifdef DEBUG_INTC_SOURCES
  348. printf("sh_intc: registered group %d (%d/%d)\n",
  349. gr->enum_id, s->enable_count, s->enable_max);
  350. #endif
  351. }
  352. }
  353. }
  354. int sh_intc_init(MemoryRegion *sysmem,
  355. struct intc_desc *desc,
  356. int nr_sources,
  357. struct intc_mask_reg *mask_regs,
  358. int nr_mask_regs,
  359. struct intc_prio_reg *prio_regs,
  360. int nr_prio_regs)
  361. {
  362. unsigned int i, j;
  363. desc->pending = 0;
  364. desc->nr_sources = nr_sources;
  365. desc->mask_regs = mask_regs;
  366. desc->nr_mask_regs = nr_mask_regs;
  367. desc->prio_regs = prio_regs;
  368. desc->nr_prio_regs = nr_prio_regs;
  369. /* Allocate 4 MemoryRegions per register (2 actions * 2 aliases).
  370. **/
  371. desc->iomem_aliases = g_new0(MemoryRegion,
  372. (nr_mask_regs + nr_prio_regs) * 4);
  373. j = 0;
  374. i = sizeof(struct intc_source) * nr_sources;
  375. desc->sources = g_malloc0(i);
  376. for (i = 0; i < desc->nr_sources; i++) {
  377. struct intc_source *source = desc->sources + i;
  378. source->parent = desc;
  379. }
  380. desc->irqs = qemu_allocate_irqs(sh_intc_set_irq, desc, nr_sources);
  381. memory_region_init_io(&desc->iomem, NULL, &sh_intc_ops, desc,
  382. "interrupt-controller", 0x100000000ULL);
  383. #define INT_REG_PARAMS(reg_struct, type, action, j) \
  384. reg_struct->action##_reg, #type, #action, j
  385. if (desc->mask_regs) {
  386. for (i = 0; i < desc->nr_mask_regs; i++) {
  387. struct intc_mask_reg *mr = desc->mask_regs + i;
  388. j += sh_intc_register(sysmem, desc,
  389. INT_REG_PARAMS(mr, mask, set, j));
  390. j += sh_intc_register(sysmem, desc,
  391. INT_REG_PARAMS(mr, mask, clr, j));
  392. }
  393. }
  394. if (desc->prio_regs) {
  395. for (i = 0; i < desc->nr_prio_regs; i++) {
  396. struct intc_prio_reg *pr = desc->prio_regs + i;
  397. j += sh_intc_register(sysmem, desc,
  398. INT_REG_PARAMS(pr, prio, set, j));
  399. j += sh_intc_register(sysmem, desc,
  400. INT_REG_PARAMS(pr, prio, clr, j));
  401. }
  402. }
  403. #undef INT_REG_PARAMS
  404. return 0;
  405. }
  406. /* Assert level <n> IRL interrupt.
  407. 0:deassert. 1:lowest priority,... 15:highest priority. */
  408. void sh_intc_set_irl(void *opaque, int n, int level)
  409. {
  410. struct intc_source *s = opaque;
  411. int i, irl = level ^ 15;
  412. for (i = 0; (s = sh_intc_source(s->parent, s->next_enum_id)); i++) {
  413. if (i == irl)
  414. sh_intc_toggle_source(s, s->enable_count?0:1, s->asserted?0:1);
  415. else
  416. if (s->asserted)
  417. sh_intc_toggle_source(s, 0, -1);
  418. }
  419. }