puv3_intc.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * INTC device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "hw/sysbus.h"
  12. #undef DEBUG_PUV3
  13. #include "hw/unicore32/puv3.h"
  14. #define TYPE_PUV3_INTC "puv3_intc"
  15. #define PUV3_INTC(obj) OBJECT_CHECK(PUV3INTCState, (obj), TYPE_PUV3_INTC)
  16. typedef struct PUV3INTCState {
  17. SysBusDevice parent_obj;
  18. MemoryRegion iomem;
  19. qemu_irq parent_irq;
  20. uint32_t reg_ICMR;
  21. uint32_t reg_ICPR;
  22. } PUV3INTCState;
  23. /* Update interrupt status after enabled or pending bits have been changed. */
  24. static void puv3_intc_update(PUV3INTCState *s)
  25. {
  26. if (s->reg_ICMR & s->reg_ICPR) {
  27. qemu_irq_raise(s->parent_irq);
  28. } else {
  29. qemu_irq_lower(s->parent_irq);
  30. }
  31. }
  32. /* Process a change in an external INTC input. */
  33. static void puv3_intc_handler(void *opaque, int irq, int level)
  34. {
  35. PUV3INTCState *s = opaque;
  36. DPRINTF("irq 0x%x, level 0x%x\n", irq, level);
  37. if (level) {
  38. s->reg_ICPR |= (1 << irq);
  39. } else {
  40. s->reg_ICPR &= ~(1 << irq);
  41. }
  42. puv3_intc_update(s);
  43. }
  44. static uint64_t puv3_intc_read(void *opaque, hwaddr offset,
  45. unsigned size)
  46. {
  47. PUV3INTCState *s = opaque;
  48. uint32_t ret = 0;
  49. switch (offset) {
  50. case 0x04: /* INTC_ICMR */
  51. ret = s->reg_ICMR;
  52. break;
  53. case 0x0c: /* INTC_ICIP */
  54. ret = s->reg_ICPR; /* the same value with ICPR */
  55. break;
  56. default:
  57. DPRINTF("Bad offset %x\n", (int)offset);
  58. }
  59. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  60. return ret;
  61. }
  62. static void puv3_intc_write(void *opaque, hwaddr offset,
  63. uint64_t value, unsigned size)
  64. {
  65. PUV3INTCState *s = opaque;
  66. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  67. switch (offset) {
  68. case 0x00: /* INTC_ICLR */
  69. case 0x14: /* INTC_ICCR */
  70. break;
  71. case 0x04: /* INTC_ICMR */
  72. s->reg_ICMR = value;
  73. break;
  74. default:
  75. DPRINTF("Bad offset 0x%x\n", (int)offset);
  76. return;
  77. }
  78. puv3_intc_update(s);
  79. }
  80. static const MemoryRegionOps puv3_intc_ops = {
  81. .read = puv3_intc_read,
  82. .write = puv3_intc_write,
  83. .impl = {
  84. .min_access_size = 4,
  85. .max_access_size = 4,
  86. },
  87. .endianness = DEVICE_NATIVE_ENDIAN,
  88. };
  89. static int puv3_intc_init(SysBusDevice *sbd)
  90. {
  91. DeviceState *dev = DEVICE(sbd);
  92. PUV3INTCState *s = PUV3_INTC(dev);
  93. qdev_init_gpio_in(dev, puv3_intc_handler, PUV3_IRQS_NR);
  94. sysbus_init_irq(sbd, &s->parent_irq);
  95. s->reg_ICMR = 0;
  96. s->reg_ICPR = 0;
  97. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_intc_ops, s, "puv3_intc",
  98. PUV3_REGS_OFFSET);
  99. sysbus_init_mmio(sbd, &s->iomem);
  100. return 0;
  101. }
  102. static void puv3_intc_class_init(ObjectClass *klass, void *data)
  103. {
  104. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  105. sdc->init = puv3_intc_init;
  106. }
  107. static const TypeInfo puv3_intc_info = {
  108. .name = TYPE_PUV3_INTC,
  109. .parent = TYPE_SYS_BUS_DEVICE,
  110. .instance_size = sizeof(PUV3INTCState),
  111. .class_init = puv3_intc_class_init,
  112. };
  113. static void puv3_intc_register_type(void)
  114. {
  115. type_register_static(&puv3_intc_info);
  116. }
  117. type_init(puv3_intc_register_type)