openpic.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. /*
  26. *
  27. * Based on OpenPic implementations:
  28. * - Intel GW80314 I/O companion chip developer's manual
  29. * - Motorola MPC8245 & MPC8540 user manuals.
  30. * - Motorola MCP750 (aka Raven) programmer manual.
  31. * - Motorola Harrier programmer manuel
  32. *
  33. * Serial interrupts, as implemented in Raven chipset are not supported yet.
  34. *
  35. */
  36. #include "hw/hw.h"
  37. #include "hw/ppc/mac.h"
  38. #include "hw/pci/pci.h"
  39. #include "hw/ppc/openpic.h"
  40. #include "hw/ppc/ppc_e500.h"
  41. #include "hw/sysbus.h"
  42. #include "hw/pci/msi.h"
  43. #include "qemu/bitops.h"
  44. #include "qapi/qmp/qerror.h"
  45. //#define DEBUG_OPENPIC
  46. #ifdef DEBUG_OPENPIC
  47. static const int debug_openpic = 1;
  48. #else
  49. static const int debug_openpic = 0;
  50. #endif
  51. #define DPRINTF(fmt, ...) do { \
  52. if (debug_openpic) { \
  53. printf(fmt , ## __VA_ARGS__); \
  54. } \
  55. } while (0)
  56. #define MAX_CPU 32
  57. #define MAX_MSI 8
  58. #define VID 0x03 /* MPIC version ID */
  59. /* OpenPIC capability flags */
  60. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  61. #define OPENPIC_FLAG_ILR (2 << 0)
  62. /* OpenPIC address map */
  63. #define OPENPIC_GLB_REG_START 0x0
  64. #define OPENPIC_GLB_REG_SIZE 0x10F0
  65. #define OPENPIC_TMR_REG_START 0x10F0
  66. #define OPENPIC_TMR_REG_SIZE 0x220
  67. #define OPENPIC_MSI_REG_START 0x1600
  68. #define OPENPIC_MSI_REG_SIZE 0x200
  69. #define OPENPIC_SUMMARY_REG_START 0x3800
  70. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  71. #define OPENPIC_SRC_REG_START 0x10000
  72. #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20)
  73. #define OPENPIC_CPU_REG_START 0x20000
  74. #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000)
  75. /* Raven */
  76. #define RAVEN_MAX_CPU 2
  77. #define RAVEN_MAX_EXT 48
  78. #define RAVEN_MAX_IRQ 64
  79. #define RAVEN_MAX_TMR OPENPIC_MAX_TMR
  80. #define RAVEN_MAX_IPI OPENPIC_MAX_IPI
  81. /* Interrupt definitions */
  82. #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */
  83. #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */
  84. #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */
  85. #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
  86. /* First doorbell IRQ */
  87. #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
  88. typedef struct FslMpicInfo {
  89. int max_ext;
  90. } FslMpicInfo;
  91. static FslMpicInfo fsl_mpic_20 = {
  92. .max_ext = 12,
  93. };
  94. static FslMpicInfo fsl_mpic_42 = {
  95. .max_ext = 12,
  96. };
  97. #define FRR_NIRQ_SHIFT 16
  98. #define FRR_NCPU_SHIFT 8
  99. #define FRR_VID_SHIFT 0
  100. #define VID_REVISION_1_2 2
  101. #define VID_REVISION_1_3 3
  102. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  103. #define GCR_RESET 0x80000000
  104. #define GCR_MODE_PASS 0x00000000
  105. #define GCR_MODE_MIXED 0x20000000
  106. #define GCR_MODE_PROXY 0x60000000
  107. #define TBCR_CI 0x80000000 /* count inhibit */
  108. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  109. #define IDR_EP_SHIFT 31
  110. #define IDR_EP_MASK (1U << IDR_EP_SHIFT)
  111. #define IDR_CI0_SHIFT 30
  112. #define IDR_CI1_SHIFT 29
  113. #define IDR_P1_SHIFT 1
  114. #define IDR_P0_SHIFT 0
  115. #define ILR_INTTGT_MASK 0x000000ff
  116. #define ILR_INTTGT_INT 0x00
  117. #define ILR_INTTGT_CINT 0x01 /* critical */
  118. #define ILR_INTTGT_MCP 0x02 /* machine check */
  119. /* The currently supported INTTGT values happen to be the same as QEMU's
  120. * openpic output codes, but don't depend on this. The output codes
  121. * could change (unlikely, but...) or support could be added for
  122. * more INTTGT values.
  123. */
  124. static const int inttgt_output[][2] = {
  125. { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
  126. { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
  127. { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
  128. };
  129. static int inttgt_to_output(int inttgt)
  130. {
  131. int i;
  132. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  133. if (inttgt_output[i][0] == inttgt) {
  134. return inttgt_output[i][1];
  135. }
  136. }
  137. fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
  138. return OPENPIC_OUTPUT_INT;
  139. }
  140. static int output_to_inttgt(int output)
  141. {
  142. int i;
  143. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  144. if (inttgt_output[i][1] == output) {
  145. return inttgt_output[i][0];
  146. }
  147. }
  148. abort();
  149. }
  150. #define MSIIR_OFFSET 0x140
  151. #define MSIIR_SRS_SHIFT 29
  152. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  153. #define MSIIR_IBS_SHIFT 24
  154. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  155. static int get_current_cpu(void)
  156. {
  157. if (!current_cpu) {
  158. return -1;
  159. }
  160. return current_cpu->cpu_index;
  161. }
  162. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  163. int idx);
  164. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  165. uint32_t val, int idx);
  166. static void openpic_reset(DeviceState *d);
  167. typedef enum IRQType {
  168. IRQ_TYPE_NORMAL = 0,
  169. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  170. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  171. } IRQType;
  172. typedef struct IRQQueue {
  173. /* Round up to the nearest 64 IRQs so that the queue length
  174. * won't change when moving between 32 and 64 bit hosts.
  175. */
  176. unsigned long queue[BITS_TO_LONGS((OPENPIC_MAX_IRQ + 63) & ~63)];
  177. int next;
  178. int priority;
  179. } IRQQueue;
  180. typedef struct IRQSource {
  181. uint32_t ivpr; /* IRQ vector/priority register */
  182. uint32_t idr; /* IRQ destination register */
  183. uint32_t destmask; /* bitmap of CPU destinations */
  184. int last_cpu;
  185. int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
  186. int pending; /* TRUE if IRQ is pending */
  187. IRQType type;
  188. bool level:1; /* level-triggered */
  189. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  190. } IRQSource;
  191. #define IVPR_MASK_SHIFT 31
  192. #define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT)
  193. #define IVPR_ACTIVITY_SHIFT 30
  194. #define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT)
  195. #define IVPR_MODE_SHIFT 29
  196. #define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT)
  197. #define IVPR_POLARITY_SHIFT 23
  198. #define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT)
  199. #define IVPR_SENSE_SHIFT 22
  200. #define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT)
  201. #define IVPR_PRIORITY_MASK (0xFU << 16)
  202. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  203. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  204. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  205. #define IDR_EP 0x80000000 /* external pin */
  206. #define IDR_CI 0x40000000 /* critical interrupt */
  207. typedef struct IRQDest {
  208. int32_t ctpr; /* CPU current task priority */
  209. IRQQueue raised;
  210. IRQQueue servicing;
  211. qemu_irq *irqs;
  212. /* Count of IRQ sources asserting on non-INT outputs */
  213. uint32_t outputs_active[OPENPIC_OUTPUT_NB];
  214. } IRQDest;
  215. #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC)
  216. typedef struct OpenPICState {
  217. /*< private >*/
  218. SysBusDevice parent_obj;
  219. /*< public >*/
  220. MemoryRegion mem;
  221. /* Behavior control */
  222. FslMpicInfo *fsl;
  223. uint32_t model;
  224. uint32_t flags;
  225. uint32_t nb_irqs;
  226. uint32_t vid;
  227. uint32_t vir; /* Vendor identification register */
  228. uint32_t vector_mask;
  229. uint32_t tfrr_reset;
  230. uint32_t ivpr_reset;
  231. uint32_t idr_reset;
  232. uint32_t brr1;
  233. uint32_t mpic_mode_mask;
  234. /* Sub-regions */
  235. MemoryRegion sub_io_mem[6];
  236. /* Global registers */
  237. uint32_t frr; /* Feature reporting register */
  238. uint32_t gcr; /* Global configuration register */
  239. uint32_t pir; /* Processor initialization register */
  240. uint32_t spve; /* Spurious vector register */
  241. uint32_t tfrr; /* Timer frequency reporting register */
  242. /* Source registers */
  243. IRQSource src[OPENPIC_MAX_IRQ];
  244. /* Local registers per output pin */
  245. IRQDest dst[MAX_CPU];
  246. uint32_t nb_cpus;
  247. /* Timer registers */
  248. struct {
  249. uint32_t tccr; /* Global timer current count register */
  250. uint32_t tbcr; /* Global timer base count register */
  251. } timers[OPENPIC_MAX_TMR];
  252. /* Shared MSI registers */
  253. struct {
  254. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  255. } msi[MAX_MSI];
  256. uint32_t max_irq;
  257. uint32_t irq_ipi0;
  258. uint32_t irq_tim0;
  259. uint32_t irq_msi;
  260. } OpenPICState;
  261. static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
  262. {
  263. set_bit(n_IRQ, q->queue);
  264. }
  265. static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
  266. {
  267. clear_bit(n_IRQ, q->queue);
  268. }
  269. static void IRQ_check(OpenPICState *opp, IRQQueue *q)
  270. {
  271. int irq = -1;
  272. int next = -1;
  273. int priority = -1;
  274. for (;;) {
  275. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  276. if (irq == opp->max_irq) {
  277. break;
  278. }
  279. DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  280. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  281. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  282. next = irq;
  283. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  284. }
  285. }
  286. q->next = next;
  287. q->priority = priority;
  288. }
  289. static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
  290. {
  291. /* XXX: optimize */
  292. IRQ_check(opp, q);
  293. return q->next;
  294. }
  295. static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
  296. bool active, bool was_active)
  297. {
  298. IRQDest *dst;
  299. IRQSource *src;
  300. int priority;
  301. dst = &opp->dst[n_CPU];
  302. src = &opp->src[n_IRQ];
  303. DPRINTF("%s: IRQ %d active %d was %d\n",
  304. __func__, n_IRQ, active, was_active);
  305. if (src->output != OPENPIC_OUTPUT_INT) {
  306. DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
  307. __func__, src->output, n_IRQ, active, was_active,
  308. dst->outputs_active[src->output]);
  309. /* On Freescale MPIC, critical interrupts ignore priority,
  310. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  311. * masking.
  312. */
  313. if (active) {
  314. if (!was_active && dst->outputs_active[src->output]++ == 0) {
  315. DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  316. __func__, src->output, n_CPU, n_IRQ);
  317. qemu_irq_raise(dst->irqs[src->output]);
  318. }
  319. } else {
  320. if (was_active && --dst->outputs_active[src->output] == 0) {
  321. DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  322. __func__, src->output, n_CPU, n_IRQ);
  323. qemu_irq_lower(dst->irqs[src->output]);
  324. }
  325. }
  326. return;
  327. }
  328. priority = IVPR_PRIORITY(src->ivpr);
  329. /* Even if the interrupt doesn't have enough priority,
  330. * it is still raised, in case ctpr is lowered later.
  331. */
  332. if (active) {
  333. IRQ_setbit(&dst->raised, n_IRQ);
  334. } else {
  335. IRQ_resetbit(&dst->raised, n_IRQ);
  336. }
  337. IRQ_check(opp, &dst->raised);
  338. if (active && priority <= dst->ctpr) {
  339. DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  340. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  341. active = 0;
  342. }
  343. if (active) {
  344. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  345. priority <= dst->servicing.priority) {
  346. DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  347. __func__, n_IRQ, dst->servicing.next, n_CPU);
  348. } else {
  349. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  350. __func__, n_CPU, n_IRQ, dst->raised.next);
  351. qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  352. }
  353. } else {
  354. IRQ_get_next(opp, &dst->servicing);
  355. if (dst->raised.priority > dst->ctpr &&
  356. dst->raised.priority > dst->servicing.priority) {
  357. DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  358. __func__, n_IRQ, dst->raised.next, dst->raised.priority,
  359. dst->ctpr, dst->servicing.priority, n_CPU);
  360. /* IRQ line stays asserted */
  361. } else {
  362. DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  363. __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
  364. qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  365. }
  366. }
  367. }
  368. /* update pic state because registers for n_IRQ have changed value */
  369. static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
  370. {
  371. IRQSource *src;
  372. bool active, was_active;
  373. int i;
  374. src = &opp->src[n_IRQ];
  375. active = src->pending;
  376. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  377. /* Interrupt source is disabled */
  378. DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  379. active = false;
  380. }
  381. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  382. /*
  383. * We don't have a similar check for already-active because
  384. * ctpr may have changed and we need to withdraw the interrupt.
  385. */
  386. if (!active && !was_active) {
  387. DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  388. return;
  389. }
  390. if (active) {
  391. src->ivpr |= IVPR_ACTIVITY_MASK;
  392. } else {
  393. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  394. }
  395. if (src->destmask == 0) {
  396. /* No target */
  397. DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
  398. return;
  399. }
  400. if (src->destmask == (1 << src->last_cpu)) {
  401. /* Only one CPU is allowed to receive this IRQ */
  402. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  403. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  404. /* Directed delivery mode */
  405. for (i = 0; i < opp->nb_cpus; i++) {
  406. if (src->destmask & (1 << i)) {
  407. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  408. }
  409. }
  410. } else {
  411. /* Distributed delivery mode */
  412. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  413. if (i == opp->nb_cpus) {
  414. i = 0;
  415. }
  416. if (src->destmask & (1 << i)) {
  417. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  418. src->last_cpu = i;
  419. break;
  420. }
  421. }
  422. }
  423. }
  424. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  425. {
  426. OpenPICState *opp = opaque;
  427. IRQSource *src;
  428. if (n_IRQ >= OPENPIC_MAX_IRQ) {
  429. fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  430. abort();
  431. }
  432. src = &opp->src[n_IRQ];
  433. DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
  434. n_IRQ, level, src->ivpr);
  435. if (src->level) {
  436. /* level-sensitive irq */
  437. src->pending = level;
  438. openpic_update_irq(opp, n_IRQ);
  439. } else {
  440. /* edge-sensitive irq */
  441. if (level) {
  442. src->pending = 1;
  443. openpic_update_irq(opp, n_IRQ);
  444. }
  445. if (src->output != OPENPIC_OUTPUT_INT) {
  446. /* Edge-triggered interrupts shouldn't be used
  447. * with non-INT delivery, but just in case,
  448. * try to make it do something sane rather than
  449. * cause an interrupt storm. This is close to
  450. * what you'd probably see happen in real hardware.
  451. */
  452. src->pending = 0;
  453. openpic_update_irq(opp, n_IRQ);
  454. }
  455. }
  456. }
  457. static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
  458. {
  459. return opp->src[n_IRQ].idr;
  460. }
  461. static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
  462. {
  463. if (opp->flags & OPENPIC_FLAG_ILR) {
  464. return output_to_inttgt(opp->src[n_IRQ].output);
  465. }
  466. return 0xffffffff;
  467. }
  468. static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
  469. {
  470. return opp->src[n_IRQ].ivpr;
  471. }
  472. static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
  473. {
  474. IRQSource *src = &opp->src[n_IRQ];
  475. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  476. uint32_t crit_mask = 0;
  477. uint32_t mask = normal_mask;
  478. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  479. int i;
  480. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  481. crit_mask = mask << crit_shift;
  482. mask |= crit_mask | IDR_EP;
  483. }
  484. src->idr = val & mask;
  485. DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  486. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  487. if (src->idr & crit_mask) {
  488. if (src->idr & normal_mask) {
  489. DPRINTF("%s: IRQ configured for multiple output types, using "
  490. "critical\n", __func__);
  491. }
  492. src->output = OPENPIC_OUTPUT_CINT;
  493. src->nomask = true;
  494. src->destmask = 0;
  495. for (i = 0; i < opp->nb_cpus; i++) {
  496. int n_ci = IDR_CI0_SHIFT - i;
  497. if (src->idr & (1UL << n_ci)) {
  498. src->destmask |= 1UL << i;
  499. }
  500. }
  501. } else {
  502. src->output = OPENPIC_OUTPUT_INT;
  503. src->nomask = false;
  504. src->destmask = src->idr & normal_mask;
  505. }
  506. } else {
  507. src->destmask = src->idr;
  508. }
  509. }
  510. static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
  511. {
  512. if (opp->flags & OPENPIC_FLAG_ILR) {
  513. IRQSource *src = &opp->src[n_IRQ];
  514. src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
  515. DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  516. src->output);
  517. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  518. }
  519. }
  520. static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
  521. {
  522. uint32_t mask;
  523. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  524. * the polarity bit is read-only on internal interrupts.
  525. */
  526. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  527. IVPR_POLARITY_MASK | opp->vector_mask;
  528. /* ACTIVITY bit is read-only */
  529. opp->src[n_IRQ].ivpr =
  530. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  531. /* For FSL internal interrupts, The sense bit is reserved and zero,
  532. * and the interrupt is always level-triggered. Timers and IPIs
  533. * have no sense or polarity bits, and are edge-triggered.
  534. */
  535. switch (opp->src[n_IRQ].type) {
  536. case IRQ_TYPE_NORMAL:
  537. opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  538. break;
  539. case IRQ_TYPE_FSLINT:
  540. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  541. break;
  542. case IRQ_TYPE_FSLSPECIAL:
  543. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  544. break;
  545. }
  546. openpic_update_irq(opp, n_IRQ);
  547. DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  548. opp->src[n_IRQ].ivpr);
  549. }
  550. static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
  551. {
  552. bool mpic_proxy = false;
  553. if (val & GCR_RESET) {
  554. openpic_reset(DEVICE(opp));
  555. return;
  556. }
  557. opp->gcr &= ~opp->mpic_mode_mask;
  558. opp->gcr |= val & opp->mpic_mode_mask;
  559. /* Set external proxy mode */
  560. if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
  561. mpic_proxy = true;
  562. }
  563. ppce500_set_mpic_proxy(mpic_proxy);
  564. }
  565. static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
  566. unsigned len)
  567. {
  568. OpenPICState *opp = opaque;
  569. IRQDest *dst;
  570. int idx;
  571. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  572. __func__, addr, val);
  573. if (addr & 0xF) {
  574. return;
  575. }
  576. switch (addr) {
  577. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  578. break;
  579. case 0x40:
  580. case 0x50:
  581. case 0x60:
  582. case 0x70:
  583. case 0x80:
  584. case 0x90:
  585. case 0xA0:
  586. case 0xB0:
  587. openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
  588. break;
  589. case 0x1000: /* FRR */
  590. break;
  591. case 0x1020: /* GCR */
  592. openpic_gcr_write(opp, val);
  593. break;
  594. case 0x1080: /* VIR */
  595. break;
  596. case 0x1090: /* PIR */
  597. for (idx = 0; idx < opp->nb_cpus; idx++) {
  598. if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
  599. DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
  600. dst = &opp->dst[idx];
  601. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
  602. } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
  603. DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
  604. dst = &opp->dst[idx];
  605. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
  606. }
  607. }
  608. opp->pir = val;
  609. break;
  610. case 0x10A0: /* IPI_IVPR */
  611. case 0x10B0:
  612. case 0x10C0:
  613. case 0x10D0:
  614. {
  615. int idx;
  616. idx = (addr - 0x10A0) >> 4;
  617. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  618. }
  619. break;
  620. case 0x10E0: /* SPVE */
  621. opp->spve = val & opp->vector_mask;
  622. break;
  623. default:
  624. break;
  625. }
  626. }
  627. static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
  628. {
  629. OpenPICState *opp = opaque;
  630. uint32_t retval;
  631. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  632. retval = 0xFFFFFFFF;
  633. if (addr & 0xF) {
  634. return retval;
  635. }
  636. switch (addr) {
  637. case 0x1000: /* FRR */
  638. retval = opp->frr;
  639. break;
  640. case 0x1020: /* GCR */
  641. retval = opp->gcr;
  642. break;
  643. case 0x1080: /* VIR */
  644. retval = opp->vir;
  645. break;
  646. case 0x1090: /* PIR */
  647. retval = 0x00000000;
  648. break;
  649. case 0x00: /* Block Revision Register1 (BRR1) */
  650. retval = opp->brr1;
  651. break;
  652. case 0x40:
  653. case 0x50:
  654. case 0x60:
  655. case 0x70:
  656. case 0x80:
  657. case 0x90:
  658. case 0xA0:
  659. case 0xB0:
  660. retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
  661. break;
  662. case 0x10A0: /* IPI_IVPR */
  663. case 0x10B0:
  664. case 0x10C0:
  665. case 0x10D0:
  666. {
  667. int idx;
  668. idx = (addr - 0x10A0) >> 4;
  669. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  670. }
  671. break;
  672. case 0x10E0: /* SPVE */
  673. retval = opp->spve;
  674. break;
  675. default:
  676. break;
  677. }
  678. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  679. return retval;
  680. }
  681. static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
  682. unsigned len)
  683. {
  684. OpenPICState *opp = opaque;
  685. int idx;
  686. addr += 0x10f0;
  687. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  688. __func__, addr, val);
  689. if (addr & 0xF) {
  690. return;
  691. }
  692. if (addr == 0x10f0) {
  693. /* TFRR */
  694. opp->tfrr = val;
  695. return;
  696. }
  697. idx = (addr >> 6) & 0x3;
  698. addr = addr & 0x30;
  699. switch (addr & 0x30) {
  700. case 0x00: /* TCCR */
  701. break;
  702. case 0x10: /* TBCR */
  703. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  704. (val & TBCR_CI) == 0 &&
  705. (opp->timers[idx].tbcr & TBCR_CI) != 0) {
  706. opp->timers[idx].tccr &= ~TCCR_TOG;
  707. }
  708. opp->timers[idx].tbcr = val;
  709. break;
  710. case 0x20: /* TVPR */
  711. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  712. break;
  713. case 0x30: /* TDR */
  714. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  715. break;
  716. }
  717. }
  718. static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
  719. {
  720. OpenPICState *opp = opaque;
  721. uint32_t retval = -1;
  722. int idx;
  723. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  724. if (addr & 0xF) {
  725. goto out;
  726. }
  727. idx = (addr >> 6) & 0x3;
  728. if (addr == 0x0) {
  729. /* TFRR */
  730. retval = opp->tfrr;
  731. goto out;
  732. }
  733. switch (addr & 0x30) {
  734. case 0x00: /* TCCR */
  735. retval = opp->timers[idx].tccr;
  736. break;
  737. case 0x10: /* TBCR */
  738. retval = opp->timers[idx].tbcr;
  739. break;
  740. case 0x20: /* TIPV */
  741. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  742. break;
  743. case 0x30: /* TIDE (TIDR) */
  744. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  745. break;
  746. }
  747. out:
  748. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  749. return retval;
  750. }
  751. static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
  752. unsigned len)
  753. {
  754. OpenPICState *opp = opaque;
  755. int idx;
  756. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  757. __func__, addr, val);
  758. addr = addr & 0xffff;
  759. idx = addr >> 5;
  760. switch (addr & 0x1f) {
  761. case 0x00:
  762. write_IRQreg_ivpr(opp, idx, val);
  763. break;
  764. case 0x10:
  765. write_IRQreg_idr(opp, idx, val);
  766. break;
  767. case 0x18:
  768. write_IRQreg_ilr(opp, idx, val);
  769. break;
  770. }
  771. }
  772. static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
  773. {
  774. OpenPICState *opp = opaque;
  775. uint32_t retval;
  776. int idx;
  777. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  778. retval = 0xFFFFFFFF;
  779. addr = addr & 0xffff;
  780. idx = addr >> 5;
  781. switch (addr & 0x1f) {
  782. case 0x00:
  783. retval = read_IRQreg_ivpr(opp, idx);
  784. break;
  785. case 0x10:
  786. retval = read_IRQreg_idr(opp, idx);
  787. break;
  788. case 0x18:
  789. retval = read_IRQreg_ilr(opp, idx);
  790. break;
  791. }
  792. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  793. return retval;
  794. }
  795. static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
  796. unsigned size)
  797. {
  798. OpenPICState *opp = opaque;
  799. int idx = opp->irq_msi;
  800. int srs, ibs;
  801. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  802. __func__, addr, val);
  803. if (addr & 0xF) {
  804. return;
  805. }
  806. switch (addr) {
  807. case MSIIR_OFFSET:
  808. srs = val >> MSIIR_SRS_SHIFT;
  809. idx += srs;
  810. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  811. opp->msi[srs].msir |= 1 << ibs;
  812. openpic_set_irq(opp, idx, 1);
  813. break;
  814. default:
  815. /* most registers are read-only, thus ignored */
  816. break;
  817. }
  818. }
  819. static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
  820. {
  821. OpenPICState *opp = opaque;
  822. uint64_t r = 0;
  823. int i, srs;
  824. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  825. if (addr & 0xF) {
  826. return -1;
  827. }
  828. srs = addr >> 4;
  829. switch (addr) {
  830. case 0x00:
  831. case 0x10:
  832. case 0x20:
  833. case 0x30:
  834. case 0x40:
  835. case 0x50:
  836. case 0x60:
  837. case 0x70: /* MSIRs */
  838. r = opp->msi[srs].msir;
  839. /* Clear on read */
  840. opp->msi[srs].msir = 0;
  841. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  842. break;
  843. case 0x120: /* MSISR */
  844. for (i = 0; i < MAX_MSI; i++) {
  845. r |= (opp->msi[i].msir ? 1 : 0) << i;
  846. }
  847. break;
  848. }
  849. return r;
  850. }
  851. static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
  852. {
  853. uint64_t r = 0;
  854. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  855. /* TODO: EISR/EIMR */
  856. return r;
  857. }
  858. static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
  859. unsigned size)
  860. {
  861. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  862. __func__, addr, val);
  863. /* TODO: EISR/EIMR */
  864. }
  865. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  866. uint32_t val, int idx)
  867. {
  868. OpenPICState *opp = opaque;
  869. IRQSource *src;
  870. IRQDest *dst;
  871. int s_IRQ, n_IRQ;
  872. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
  873. addr, val);
  874. if (idx < 0) {
  875. return;
  876. }
  877. if (addr & 0xF) {
  878. return;
  879. }
  880. dst = &opp->dst[idx];
  881. addr &= 0xFF0;
  882. switch (addr) {
  883. case 0x40: /* IPIDR */
  884. case 0x50:
  885. case 0x60:
  886. case 0x70:
  887. idx = (addr - 0x40) >> 4;
  888. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  889. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  890. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  891. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  892. break;
  893. case 0x80: /* CTPR */
  894. dst->ctpr = val & 0x0000000F;
  895. DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  896. __func__, idx, dst->ctpr, dst->raised.priority,
  897. dst->servicing.priority);
  898. if (dst->raised.priority <= dst->ctpr) {
  899. DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  900. __func__, idx);
  901. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  902. } else if (dst->raised.priority > dst->servicing.priority) {
  903. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  904. __func__, idx, dst->raised.next);
  905. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
  906. }
  907. break;
  908. case 0x90: /* WHOAMI */
  909. /* Read-only register */
  910. break;
  911. case 0xA0: /* IACK */
  912. /* Read-only register */
  913. break;
  914. case 0xB0: /* EOI */
  915. DPRINTF("EOI\n");
  916. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  917. if (s_IRQ < 0) {
  918. DPRINTF("%s: EOI with no interrupt in service\n", __func__);
  919. break;
  920. }
  921. IRQ_resetbit(&dst->servicing, s_IRQ);
  922. /* Set up next servicing IRQ */
  923. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  924. /* Check queued interrupts. */
  925. n_IRQ = IRQ_get_next(opp, &dst->raised);
  926. src = &opp->src[n_IRQ];
  927. if (n_IRQ != -1 &&
  928. (s_IRQ == -1 ||
  929. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  930. DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
  931. idx, n_IRQ);
  932. qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
  933. }
  934. break;
  935. default:
  936. break;
  937. }
  938. }
  939. static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
  940. unsigned len)
  941. {
  942. openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
  943. }
  944. static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
  945. {
  946. IRQSource *src;
  947. int retval, irq;
  948. DPRINTF("Lower OpenPIC INT output\n");
  949. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  950. irq = IRQ_get_next(opp, &dst->raised);
  951. DPRINTF("IACK: irq=%d\n", irq);
  952. if (irq == -1) {
  953. /* No more interrupt pending */
  954. return opp->spve;
  955. }
  956. src = &opp->src[irq];
  957. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  958. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  959. fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  960. __func__, irq, dst->ctpr, src->ivpr);
  961. openpic_update_irq(opp, irq);
  962. retval = opp->spve;
  963. } else {
  964. /* IRQ enter servicing state */
  965. IRQ_setbit(&dst->servicing, irq);
  966. retval = IVPR_VECTOR(opp, src->ivpr);
  967. }
  968. if (!src->level) {
  969. /* edge-sensitive IRQ */
  970. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  971. src->pending = 0;
  972. IRQ_resetbit(&dst->raised, irq);
  973. }
  974. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) {
  975. src->destmask &= ~(1 << cpu);
  976. if (src->destmask && !src->level) {
  977. /* trigger on CPUs that didn't know about it yet */
  978. openpic_set_irq(opp, irq, 1);
  979. openpic_set_irq(opp, irq, 0);
  980. /* if all CPUs knew about it, set active bit again */
  981. src->ivpr |= IVPR_ACTIVITY_MASK;
  982. }
  983. }
  984. return retval;
  985. }
  986. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  987. int idx)
  988. {
  989. OpenPICState *opp = opaque;
  990. IRQDest *dst;
  991. uint32_t retval;
  992. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
  993. retval = 0xFFFFFFFF;
  994. if (idx < 0) {
  995. return retval;
  996. }
  997. if (addr & 0xF) {
  998. return retval;
  999. }
  1000. dst = &opp->dst[idx];
  1001. addr &= 0xFF0;
  1002. switch (addr) {
  1003. case 0x80: /* CTPR */
  1004. retval = dst->ctpr;
  1005. break;
  1006. case 0x90: /* WHOAMI */
  1007. retval = idx;
  1008. break;
  1009. case 0xA0: /* IACK */
  1010. retval = openpic_iack(opp, dst, idx);
  1011. break;
  1012. case 0xB0: /* EOI */
  1013. retval = 0;
  1014. break;
  1015. default:
  1016. break;
  1017. }
  1018. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  1019. return retval;
  1020. }
  1021. static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
  1022. {
  1023. return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
  1024. }
  1025. static const MemoryRegionOps openpic_glb_ops_le = {
  1026. .write = openpic_gbl_write,
  1027. .read = openpic_gbl_read,
  1028. .endianness = DEVICE_LITTLE_ENDIAN,
  1029. .impl = {
  1030. .min_access_size = 4,
  1031. .max_access_size = 4,
  1032. },
  1033. };
  1034. static const MemoryRegionOps openpic_glb_ops_be = {
  1035. .write = openpic_gbl_write,
  1036. .read = openpic_gbl_read,
  1037. .endianness = DEVICE_BIG_ENDIAN,
  1038. .impl = {
  1039. .min_access_size = 4,
  1040. .max_access_size = 4,
  1041. },
  1042. };
  1043. static const MemoryRegionOps openpic_tmr_ops_le = {
  1044. .write = openpic_tmr_write,
  1045. .read = openpic_tmr_read,
  1046. .endianness = DEVICE_LITTLE_ENDIAN,
  1047. .impl = {
  1048. .min_access_size = 4,
  1049. .max_access_size = 4,
  1050. },
  1051. };
  1052. static const MemoryRegionOps openpic_tmr_ops_be = {
  1053. .write = openpic_tmr_write,
  1054. .read = openpic_tmr_read,
  1055. .endianness = DEVICE_BIG_ENDIAN,
  1056. .impl = {
  1057. .min_access_size = 4,
  1058. .max_access_size = 4,
  1059. },
  1060. };
  1061. static const MemoryRegionOps openpic_cpu_ops_le = {
  1062. .write = openpic_cpu_write,
  1063. .read = openpic_cpu_read,
  1064. .endianness = DEVICE_LITTLE_ENDIAN,
  1065. .impl = {
  1066. .min_access_size = 4,
  1067. .max_access_size = 4,
  1068. },
  1069. };
  1070. static const MemoryRegionOps openpic_cpu_ops_be = {
  1071. .write = openpic_cpu_write,
  1072. .read = openpic_cpu_read,
  1073. .endianness = DEVICE_BIG_ENDIAN,
  1074. .impl = {
  1075. .min_access_size = 4,
  1076. .max_access_size = 4,
  1077. },
  1078. };
  1079. static const MemoryRegionOps openpic_src_ops_le = {
  1080. .write = openpic_src_write,
  1081. .read = openpic_src_read,
  1082. .endianness = DEVICE_LITTLE_ENDIAN,
  1083. .impl = {
  1084. .min_access_size = 4,
  1085. .max_access_size = 4,
  1086. },
  1087. };
  1088. static const MemoryRegionOps openpic_src_ops_be = {
  1089. .write = openpic_src_write,
  1090. .read = openpic_src_read,
  1091. .endianness = DEVICE_BIG_ENDIAN,
  1092. .impl = {
  1093. .min_access_size = 4,
  1094. .max_access_size = 4,
  1095. },
  1096. };
  1097. static const MemoryRegionOps openpic_msi_ops_be = {
  1098. .read = openpic_msi_read,
  1099. .write = openpic_msi_write,
  1100. .endianness = DEVICE_BIG_ENDIAN,
  1101. .impl = {
  1102. .min_access_size = 4,
  1103. .max_access_size = 4,
  1104. },
  1105. };
  1106. static const MemoryRegionOps openpic_summary_ops_be = {
  1107. .read = openpic_summary_read,
  1108. .write = openpic_summary_write,
  1109. .endianness = DEVICE_BIG_ENDIAN,
  1110. .impl = {
  1111. .min_access_size = 4,
  1112. .max_access_size = 4,
  1113. },
  1114. };
  1115. static void openpic_save_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1116. {
  1117. unsigned int i;
  1118. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1119. /* Always put the lower half of a 64-bit long first, in case we
  1120. * restore on a 32-bit host. The least significant bits correspond
  1121. * to lower IRQ numbers in the bitmap.
  1122. */
  1123. qemu_put_be32(f, (uint32_t)q->queue[i]);
  1124. #if LONG_MAX > 0x7FFFFFFF
  1125. qemu_put_be32(f, (uint32_t)(q->queue[i] >> 32));
  1126. #endif
  1127. }
  1128. qemu_put_sbe32s(f, &q->next);
  1129. qemu_put_sbe32s(f, &q->priority);
  1130. }
  1131. static void openpic_save(QEMUFile* f, void *opaque)
  1132. {
  1133. OpenPICState *opp = (OpenPICState *)opaque;
  1134. unsigned int i;
  1135. qemu_put_be32s(f, &opp->gcr);
  1136. qemu_put_be32s(f, &opp->vir);
  1137. qemu_put_be32s(f, &opp->pir);
  1138. qemu_put_be32s(f, &opp->spve);
  1139. qemu_put_be32s(f, &opp->tfrr);
  1140. qemu_put_be32s(f, &opp->nb_cpus);
  1141. for (i = 0; i < opp->nb_cpus; i++) {
  1142. qemu_put_sbe32s(f, &opp->dst[i].ctpr);
  1143. openpic_save_IRQ_queue(f, &opp->dst[i].raised);
  1144. openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
  1145. qemu_put_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1146. sizeof(opp->dst[i].outputs_active));
  1147. }
  1148. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  1149. qemu_put_be32s(f, &opp->timers[i].tccr);
  1150. qemu_put_be32s(f, &opp->timers[i].tbcr);
  1151. }
  1152. for (i = 0; i < opp->max_irq; i++) {
  1153. qemu_put_be32s(f, &opp->src[i].ivpr);
  1154. qemu_put_be32s(f, &opp->src[i].idr);
  1155. qemu_get_be32s(f, &opp->src[i].destmask);
  1156. qemu_put_sbe32s(f, &opp->src[i].last_cpu);
  1157. qemu_put_sbe32s(f, &opp->src[i].pending);
  1158. }
  1159. }
  1160. static void openpic_load_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1161. {
  1162. unsigned int i;
  1163. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1164. unsigned long val;
  1165. val = qemu_get_be32(f);
  1166. #if LONG_MAX > 0x7FFFFFFF
  1167. val <<= 32;
  1168. val |= qemu_get_be32(f);
  1169. #endif
  1170. q->queue[i] = val;
  1171. }
  1172. qemu_get_sbe32s(f, &q->next);
  1173. qemu_get_sbe32s(f, &q->priority);
  1174. }
  1175. static int openpic_load(QEMUFile* f, void *opaque, int version_id)
  1176. {
  1177. OpenPICState *opp = (OpenPICState *)opaque;
  1178. unsigned int i, nb_cpus;
  1179. if (version_id != 1) {
  1180. return -EINVAL;
  1181. }
  1182. qemu_get_be32s(f, &opp->gcr);
  1183. qemu_get_be32s(f, &opp->vir);
  1184. qemu_get_be32s(f, &opp->pir);
  1185. qemu_get_be32s(f, &opp->spve);
  1186. qemu_get_be32s(f, &opp->tfrr);
  1187. qemu_get_be32s(f, &nb_cpus);
  1188. if (opp->nb_cpus != nb_cpus) {
  1189. return -EINVAL;
  1190. }
  1191. assert(nb_cpus > 0 && nb_cpus <= MAX_CPU);
  1192. for (i = 0; i < opp->nb_cpus; i++) {
  1193. qemu_get_sbe32s(f, &opp->dst[i].ctpr);
  1194. openpic_load_IRQ_queue(f, &opp->dst[i].raised);
  1195. openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
  1196. qemu_get_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1197. sizeof(opp->dst[i].outputs_active));
  1198. }
  1199. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  1200. qemu_get_be32s(f, &opp->timers[i].tccr);
  1201. qemu_get_be32s(f, &opp->timers[i].tbcr);
  1202. }
  1203. for (i = 0; i < opp->max_irq; i++) {
  1204. uint32_t val;
  1205. val = qemu_get_be32(f);
  1206. write_IRQreg_idr(opp, i, val);
  1207. val = qemu_get_be32(f);
  1208. write_IRQreg_ivpr(opp, i, val);
  1209. qemu_get_be32s(f, &opp->src[i].ivpr);
  1210. qemu_get_be32s(f, &opp->src[i].idr);
  1211. qemu_get_be32s(f, &opp->src[i].destmask);
  1212. qemu_get_sbe32s(f, &opp->src[i].last_cpu);
  1213. qemu_get_sbe32s(f, &opp->src[i].pending);
  1214. }
  1215. return 0;
  1216. }
  1217. static void openpic_reset(DeviceState *d)
  1218. {
  1219. OpenPICState *opp = OPENPIC(d);
  1220. int i;
  1221. opp->gcr = GCR_RESET;
  1222. /* Initialise controller registers */
  1223. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  1224. ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
  1225. (opp->vid << FRR_VID_SHIFT);
  1226. opp->pir = 0;
  1227. opp->spve = -1 & opp->vector_mask;
  1228. opp->tfrr = opp->tfrr_reset;
  1229. /* Initialise IRQ sources */
  1230. for (i = 0; i < opp->max_irq; i++) {
  1231. opp->src[i].ivpr = opp->ivpr_reset;
  1232. switch (opp->src[i].type) {
  1233. case IRQ_TYPE_NORMAL:
  1234. opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  1235. break;
  1236. case IRQ_TYPE_FSLINT:
  1237. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  1238. break;
  1239. case IRQ_TYPE_FSLSPECIAL:
  1240. break;
  1241. }
  1242. write_IRQreg_idr(opp, i, opp->idr_reset);
  1243. }
  1244. /* Initialise IRQ destinations */
  1245. for (i = 0; i < MAX_CPU; i++) {
  1246. opp->dst[i].ctpr = 15;
  1247. memset(&opp->dst[i].raised, 0, sizeof(IRQQueue));
  1248. opp->dst[i].raised.next = -1;
  1249. memset(&opp->dst[i].servicing, 0, sizeof(IRQQueue));
  1250. opp->dst[i].servicing.next = -1;
  1251. }
  1252. /* Initialise timers */
  1253. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  1254. opp->timers[i].tccr = 0;
  1255. opp->timers[i].tbcr = TBCR_CI;
  1256. }
  1257. /* Go out of RESET state */
  1258. opp->gcr = 0;
  1259. }
  1260. typedef struct MemReg {
  1261. const char *name;
  1262. MemoryRegionOps const *ops;
  1263. hwaddr start_addr;
  1264. ram_addr_t size;
  1265. } MemReg;
  1266. static void fsl_common_init(OpenPICState *opp)
  1267. {
  1268. int i;
  1269. int virq = OPENPIC_MAX_SRC;
  1270. opp->vid = VID_REVISION_1_2;
  1271. opp->vir = VIR_GENERIC;
  1272. opp->vector_mask = 0xFFFF;
  1273. opp->tfrr_reset = 0;
  1274. opp->ivpr_reset = IVPR_MASK_MASK;
  1275. opp->idr_reset = 1 << 0;
  1276. opp->max_irq = OPENPIC_MAX_IRQ;
  1277. opp->irq_ipi0 = virq;
  1278. virq += OPENPIC_MAX_IPI;
  1279. opp->irq_tim0 = virq;
  1280. virq += OPENPIC_MAX_TMR;
  1281. assert(virq <= OPENPIC_MAX_IRQ);
  1282. opp->irq_msi = 224;
  1283. msi_supported = true;
  1284. for (i = 0; i < opp->fsl->max_ext; i++) {
  1285. opp->src[i].level = false;
  1286. }
  1287. /* Internal interrupts, including message and MSI */
  1288. for (i = 16; i < OPENPIC_MAX_SRC; i++) {
  1289. opp->src[i].type = IRQ_TYPE_FSLINT;
  1290. opp->src[i].level = true;
  1291. }
  1292. /* timers and IPIs */
  1293. for (i = OPENPIC_MAX_SRC; i < virq; i++) {
  1294. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1295. opp->src[i].level = false;
  1296. }
  1297. }
  1298. static void map_list(OpenPICState *opp, const MemReg *list, int *count)
  1299. {
  1300. while (list->name) {
  1301. assert(*count < ARRAY_SIZE(opp->sub_io_mem));
  1302. memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
  1303. opp, list->name, list->size);
  1304. memory_region_add_subregion(&opp->mem, list->start_addr,
  1305. &opp->sub_io_mem[*count]);
  1306. (*count)++;
  1307. list++;
  1308. }
  1309. }
  1310. static void openpic_init(Object *obj)
  1311. {
  1312. OpenPICState *opp = OPENPIC(obj);
  1313. memory_region_init(&opp->mem, obj, "openpic", 0x40000);
  1314. }
  1315. static void openpic_realize(DeviceState *dev, Error **errp)
  1316. {
  1317. SysBusDevice *d = SYS_BUS_DEVICE(dev);
  1318. OpenPICState *opp = OPENPIC(dev);
  1319. int i, j;
  1320. int list_count = 0;
  1321. static const MemReg list_le[] = {
  1322. {"glb", &openpic_glb_ops_le,
  1323. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1324. {"tmr", &openpic_tmr_ops_le,
  1325. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1326. {"src", &openpic_src_ops_le,
  1327. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1328. {"cpu", &openpic_cpu_ops_le,
  1329. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1330. {NULL}
  1331. };
  1332. static const MemReg list_be[] = {
  1333. {"glb", &openpic_glb_ops_be,
  1334. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1335. {"tmr", &openpic_tmr_ops_be,
  1336. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1337. {"src", &openpic_src_ops_be,
  1338. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1339. {"cpu", &openpic_cpu_ops_be,
  1340. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1341. {NULL}
  1342. };
  1343. static const MemReg list_fsl[] = {
  1344. {"msi", &openpic_msi_ops_be,
  1345. OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
  1346. {"summary", &openpic_summary_ops_be,
  1347. OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
  1348. {NULL}
  1349. };
  1350. if (opp->nb_cpus > MAX_CPU) {
  1351. error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
  1352. TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
  1353. (uint64_t)0, (uint64_t)MAX_CPU);
  1354. return;
  1355. }
  1356. switch (opp->model) {
  1357. case OPENPIC_MODEL_FSL_MPIC_20:
  1358. default:
  1359. opp->fsl = &fsl_mpic_20;
  1360. opp->brr1 = 0x00400200;
  1361. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1362. opp->nb_irqs = 80;
  1363. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1364. fsl_common_init(opp);
  1365. map_list(opp, list_be, &list_count);
  1366. map_list(opp, list_fsl, &list_count);
  1367. break;
  1368. case OPENPIC_MODEL_FSL_MPIC_42:
  1369. opp->fsl = &fsl_mpic_42;
  1370. opp->brr1 = 0x00400402;
  1371. opp->flags |= OPENPIC_FLAG_ILR;
  1372. opp->nb_irqs = 196;
  1373. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1374. fsl_common_init(opp);
  1375. map_list(opp, list_be, &list_count);
  1376. map_list(opp, list_fsl, &list_count);
  1377. break;
  1378. case OPENPIC_MODEL_RAVEN:
  1379. opp->nb_irqs = RAVEN_MAX_EXT;
  1380. opp->vid = VID_REVISION_1_3;
  1381. opp->vir = VIR_GENERIC;
  1382. opp->vector_mask = 0xFF;
  1383. opp->tfrr_reset = 4160000;
  1384. opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
  1385. opp->idr_reset = 0;
  1386. opp->max_irq = RAVEN_MAX_IRQ;
  1387. opp->irq_ipi0 = RAVEN_IPI_IRQ;
  1388. opp->irq_tim0 = RAVEN_TMR_IRQ;
  1389. opp->brr1 = -1;
  1390. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1391. if (opp->nb_cpus != 1) {
  1392. error_setg(errp, "Only UP supported today");
  1393. return;
  1394. }
  1395. map_list(opp, list_le, &list_count);
  1396. break;
  1397. }
  1398. for (i = 0; i < opp->nb_cpus; i++) {
  1399. opp->dst[i].irqs = g_new(qemu_irq, OPENPIC_OUTPUT_NB);
  1400. for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
  1401. sysbus_init_irq(d, &opp->dst[i].irqs[j]);
  1402. }
  1403. }
  1404. register_savevm(dev, "openpic", 0, 2,
  1405. openpic_save, openpic_load, opp);
  1406. sysbus_init_mmio(d, &opp->mem);
  1407. qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
  1408. }
  1409. static Property openpic_properties[] = {
  1410. DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
  1411. DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
  1412. DEFINE_PROP_END_OF_LIST(),
  1413. };
  1414. static void openpic_class_init(ObjectClass *oc, void *data)
  1415. {
  1416. DeviceClass *dc = DEVICE_CLASS(oc);
  1417. dc->realize = openpic_realize;
  1418. dc->props = openpic_properties;
  1419. dc->reset = openpic_reset;
  1420. }
  1421. static const TypeInfo openpic_info = {
  1422. .name = TYPE_OPENPIC,
  1423. .parent = TYPE_SYS_BUS_DEVICE,
  1424. .instance_size = sizeof(OpenPICState),
  1425. .instance_init = openpic_init,
  1426. .class_init = openpic_class_init,
  1427. };
  1428. static void openpic_register_types(void)
  1429. {
  1430. type_register_static(&openpic_info);
  1431. }
  1432. type_init(openpic_register_types)