2
0

omap_intc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /*
  2. * TI OMAP interrupt controller emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw/hw.h"
  21. #include "hw/arm/omap.h"
  22. #include "hw/sysbus.h"
  23. /* Interrupt Handlers */
  24. struct omap_intr_handler_bank_s {
  25. uint32_t irqs;
  26. uint32_t inputs;
  27. uint32_t mask;
  28. uint32_t fiq;
  29. uint32_t sens_edge;
  30. uint32_t swi;
  31. unsigned char priority[32];
  32. };
  33. #define TYPE_OMAP_INTC "common-omap-intc"
  34. #define OMAP_INTC(obj) \
  35. OBJECT_CHECK(struct omap_intr_handler_s, (obj), TYPE_OMAP_INTC)
  36. struct omap_intr_handler_s {
  37. SysBusDevice parent_obj;
  38. qemu_irq *pins;
  39. qemu_irq parent_intr[2];
  40. MemoryRegion mmio;
  41. void *iclk;
  42. void *fclk;
  43. unsigned char nbanks;
  44. int level_only;
  45. uint32_t size;
  46. uint8_t revision;
  47. /* state */
  48. uint32_t new_agr[2];
  49. int sir_intr[2];
  50. int autoidle;
  51. uint32_t mask;
  52. struct omap_intr_handler_bank_s bank[3];
  53. };
  54. static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq)
  55. {
  56. int i, j, sir_intr, p_intr, p, f;
  57. uint32_t level;
  58. sir_intr = 0;
  59. p_intr = 255;
  60. /* Find the interrupt line with the highest dynamic priority.
  61. * Note: 0 denotes the hightest priority.
  62. * If all interrupts have the same priority, the default order is IRQ_N,
  63. * IRQ_N-1,...,IRQ_0. */
  64. for (j = 0; j < s->nbanks; ++j) {
  65. level = s->bank[j].irqs & ~s->bank[j].mask &
  66. (is_fiq ? s->bank[j].fiq : ~s->bank[j].fiq);
  67. for (f = ffs(level), i = f - 1, level >>= f - 1; f; i += f,
  68. level >>= f) {
  69. p = s->bank[j].priority[i];
  70. if (p <= p_intr) {
  71. p_intr = p;
  72. sir_intr = 32 * j + i;
  73. }
  74. f = ffs(level >> 1);
  75. }
  76. }
  77. s->sir_intr[is_fiq] = sir_intr;
  78. }
  79. static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
  80. {
  81. int i;
  82. uint32_t has_intr = 0;
  83. for (i = 0; i < s->nbanks; ++i)
  84. has_intr |= s->bank[i].irqs & ~s->bank[i].mask &
  85. (is_fiq ? s->bank[i].fiq : ~s->bank[i].fiq);
  86. if (s->new_agr[is_fiq] & has_intr & s->mask) {
  87. s->new_agr[is_fiq] = 0;
  88. omap_inth_sir_update(s, is_fiq);
  89. qemu_set_irq(s->parent_intr[is_fiq], 1);
  90. }
  91. }
  92. #define INT_FALLING_EDGE 0
  93. #define INT_LOW_LEVEL 1
  94. static void omap_set_intr(void *opaque, int irq, int req)
  95. {
  96. struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
  97. uint32_t rise;
  98. struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
  99. int n = irq & 31;
  100. if (req) {
  101. rise = ~bank->irqs & (1 << n);
  102. if (~bank->sens_edge & (1 << n))
  103. rise &= ~bank->inputs;
  104. bank->inputs |= (1 << n);
  105. if (rise) {
  106. bank->irqs |= rise;
  107. omap_inth_update(ih, 0);
  108. omap_inth_update(ih, 1);
  109. }
  110. } else {
  111. rise = bank->sens_edge & bank->irqs & (1 << n);
  112. bank->irqs &= ~rise;
  113. bank->inputs &= ~(1 << n);
  114. }
  115. }
  116. /* Simplified version with no edge detection */
  117. static void omap_set_intr_noedge(void *opaque, int irq, int req)
  118. {
  119. struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
  120. uint32_t rise;
  121. struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
  122. int n = irq & 31;
  123. if (req) {
  124. rise = ~bank->inputs & (1 << n);
  125. if (rise) {
  126. bank->irqs |= bank->inputs |= rise;
  127. omap_inth_update(ih, 0);
  128. omap_inth_update(ih, 1);
  129. }
  130. } else
  131. bank->irqs = (bank->inputs &= ~(1 << n)) | bank->swi;
  132. }
  133. static uint64_t omap_inth_read(void *opaque, hwaddr addr,
  134. unsigned size)
  135. {
  136. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  137. int i, offset = addr;
  138. int bank_no = offset >> 8;
  139. int line_no;
  140. struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
  141. offset &= 0xff;
  142. switch (offset) {
  143. case 0x00: /* ITR */
  144. return bank->irqs;
  145. case 0x04: /* MIR */
  146. return bank->mask;
  147. case 0x10: /* SIR_IRQ_CODE */
  148. case 0x14: /* SIR_FIQ_CODE */
  149. if (bank_no != 0)
  150. break;
  151. line_no = s->sir_intr[(offset - 0x10) >> 2];
  152. bank = &s->bank[line_no >> 5];
  153. i = line_no & 31;
  154. if (((bank->sens_edge >> i) & 1) == INT_FALLING_EDGE)
  155. bank->irqs &= ~(1 << i);
  156. return line_no;
  157. case 0x18: /* CONTROL_REG */
  158. if (bank_no != 0)
  159. break;
  160. return 0;
  161. case 0x1c: /* ILR0 */
  162. case 0x20: /* ILR1 */
  163. case 0x24: /* ILR2 */
  164. case 0x28: /* ILR3 */
  165. case 0x2c: /* ILR4 */
  166. case 0x30: /* ILR5 */
  167. case 0x34: /* ILR6 */
  168. case 0x38: /* ILR7 */
  169. case 0x3c: /* ILR8 */
  170. case 0x40: /* ILR9 */
  171. case 0x44: /* ILR10 */
  172. case 0x48: /* ILR11 */
  173. case 0x4c: /* ILR12 */
  174. case 0x50: /* ILR13 */
  175. case 0x54: /* ILR14 */
  176. case 0x58: /* ILR15 */
  177. case 0x5c: /* ILR16 */
  178. case 0x60: /* ILR17 */
  179. case 0x64: /* ILR18 */
  180. case 0x68: /* ILR19 */
  181. case 0x6c: /* ILR20 */
  182. case 0x70: /* ILR21 */
  183. case 0x74: /* ILR22 */
  184. case 0x78: /* ILR23 */
  185. case 0x7c: /* ILR24 */
  186. case 0x80: /* ILR25 */
  187. case 0x84: /* ILR26 */
  188. case 0x88: /* ILR27 */
  189. case 0x8c: /* ILR28 */
  190. case 0x90: /* ILR29 */
  191. case 0x94: /* ILR30 */
  192. case 0x98: /* ILR31 */
  193. i = (offset - 0x1c) >> 2;
  194. return (bank->priority[i] << 2) |
  195. (((bank->sens_edge >> i) & 1) << 1) |
  196. ((bank->fiq >> i) & 1);
  197. case 0x9c: /* ISR */
  198. return 0x00000000;
  199. }
  200. OMAP_BAD_REG(addr);
  201. return 0;
  202. }
  203. static void omap_inth_write(void *opaque, hwaddr addr,
  204. uint64_t value, unsigned size)
  205. {
  206. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  207. int i, offset = addr;
  208. int bank_no = offset >> 8;
  209. struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
  210. offset &= 0xff;
  211. switch (offset) {
  212. case 0x00: /* ITR */
  213. /* Important: ignore the clearing if the IRQ is level-triggered and
  214. the input bit is 1 */
  215. bank->irqs &= value | (bank->inputs & bank->sens_edge);
  216. return;
  217. case 0x04: /* MIR */
  218. bank->mask = value;
  219. omap_inth_update(s, 0);
  220. omap_inth_update(s, 1);
  221. return;
  222. case 0x10: /* SIR_IRQ_CODE */
  223. case 0x14: /* SIR_FIQ_CODE */
  224. OMAP_RO_REG(addr);
  225. break;
  226. case 0x18: /* CONTROL_REG */
  227. if (bank_no != 0)
  228. break;
  229. if (value & 2) {
  230. qemu_set_irq(s->parent_intr[1], 0);
  231. s->new_agr[1] = ~0;
  232. omap_inth_update(s, 1);
  233. }
  234. if (value & 1) {
  235. qemu_set_irq(s->parent_intr[0], 0);
  236. s->new_agr[0] = ~0;
  237. omap_inth_update(s, 0);
  238. }
  239. return;
  240. case 0x1c: /* ILR0 */
  241. case 0x20: /* ILR1 */
  242. case 0x24: /* ILR2 */
  243. case 0x28: /* ILR3 */
  244. case 0x2c: /* ILR4 */
  245. case 0x30: /* ILR5 */
  246. case 0x34: /* ILR6 */
  247. case 0x38: /* ILR7 */
  248. case 0x3c: /* ILR8 */
  249. case 0x40: /* ILR9 */
  250. case 0x44: /* ILR10 */
  251. case 0x48: /* ILR11 */
  252. case 0x4c: /* ILR12 */
  253. case 0x50: /* ILR13 */
  254. case 0x54: /* ILR14 */
  255. case 0x58: /* ILR15 */
  256. case 0x5c: /* ILR16 */
  257. case 0x60: /* ILR17 */
  258. case 0x64: /* ILR18 */
  259. case 0x68: /* ILR19 */
  260. case 0x6c: /* ILR20 */
  261. case 0x70: /* ILR21 */
  262. case 0x74: /* ILR22 */
  263. case 0x78: /* ILR23 */
  264. case 0x7c: /* ILR24 */
  265. case 0x80: /* ILR25 */
  266. case 0x84: /* ILR26 */
  267. case 0x88: /* ILR27 */
  268. case 0x8c: /* ILR28 */
  269. case 0x90: /* ILR29 */
  270. case 0x94: /* ILR30 */
  271. case 0x98: /* ILR31 */
  272. i = (offset - 0x1c) >> 2;
  273. bank->priority[i] = (value >> 2) & 0x1f;
  274. bank->sens_edge &= ~(1 << i);
  275. bank->sens_edge |= ((value >> 1) & 1) << i;
  276. bank->fiq &= ~(1 << i);
  277. bank->fiq |= (value & 1) << i;
  278. return;
  279. case 0x9c: /* ISR */
  280. for (i = 0; i < 32; i ++)
  281. if (value & (1 << i)) {
  282. omap_set_intr(s, 32 * bank_no + i, 1);
  283. return;
  284. }
  285. return;
  286. }
  287. OMAP_BAD_REG(addr);
  288. }
  289. static const MemoryRegionOps omap_inth_mem_ops = {
  290. .read = omap_inth_read,
  291. .write = omap_inth_write,
  292. .endianness = DEVICE_NATIVE_ENDIAN,
  293. .valid = {
  294. .min_access_size = 4,
  295. .max_access_size = 4,
  296. },
  297. };
  298. static void omap_inth_reset(DeviceState *dev)
  299. {
  300. struct omap_intr_handler_s *s = OMAP_INTC(dev);
  301. int i;
  302. for (i = 0; i < s->nbanks; ++i){
  303. s->bank[i].irqs = 0x00000000;
  304. s->bank[i].mask = 0xffffffff;
  305. s->bank[i].sens_edge = 0x00000000;
  306. s->bank[i].fiq = 0x00000000;
  307. s->bank[i].inputs = 0x00000000;
  308. s->bank[i].swi = 0x00000000;
  309. memset(s->bank[i].priority, 0, sizeof(s->bank[i].priority));
  310. if (s->level_only)
  311. s->bank[i].sens_edge = 0xffffffff;
  312. }
  313. s->new_agr[0] = ~0;
  314. s->new_agr[1] = ~0;
  315. s->sir_intr[0] = 0;
  316. s->sir_intr[1] = 0;
  317. s->autoidle = 0;
  318. s->mask = ~0;
  319. qemu_set_irq(s->parent_intr[0], 0);
  320. qemu_set_irq(s->parent_intr[1], 0);
  321. }
  322. static int omap_intc_init(SysBusDevice *sbd)
  323. {
  324. DeviceState *dev = DEVICE(sbd);
  325. struct omap_intr_handler_s *s = OMAP_INTC(dev);
  326. if (!s->iclk) {
  327. hw_error("omap-intc: clk not connected\n");
  328. }
  329. s->nbanks = 1;
  330. sysbus_init_irq(sbd, &s->parent_intr[0]);
  331. sysbus_init_irq(sbd, &s->parent_intr[1]);
  332. qdev_init_gpio_in(dev, omap_set_intr, s->nbanks * 32);
  333. memory_region_init_io(&s->mmio, OBJECT(s), &omap_inth_mem_ops, s,
  334. "omap-intc", s->size);
  335. sysbus_init_mmio(sbd, &s->mmio);
  336. return 0;
  337. }
  338. static Property omap_intc_properties[] = {
  339. DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100),
  340. DEFINE_PROP_PTR("clk", struct omap_intr_handler_s, iclk),
  341. DEFINE_PROP_END_OF_LIST(),
  342. };
  343. static void omap_intc_class_init(ObjectClass *klass, void *data)
  344. {
  345. DeviceClass *dc = DEVICE_CLASS(klass);
  346. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  347. k->init = omap_intc_init;
  348. dc->reset = omap_inth_reset;
  349. dc->props = omap_intc_properties;
  350. /* Reason: pointer property "clk" */
  351. dc->cannot_instantiate_with_device_add_yet = true;
  352. }
  353. static const TypeInfo omap_intc_info = {
  354. .name = "omap-intc",
  355. .parent = TYPE_OMAP_INTC,
  356. .class_init = omap_intc_class_init,
  357. };
  358. static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
  359. unsigned size)
  360. {
  361. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  362. int offset = addr;
  363. int bank_no, line_no;
  364. struct omap_intr_handler_bank_s *bank = NULL;
  365. if ((offset & 0xf80) == 0x80) {
  366. bank_no = (offset & 0x60) >> 5;
  367. if (bank_no < s->nbanks) {
  368. offset &= ~0x60;
  369. bank = &s->bank[bank_no];
  370. } else {
  371. OMAP_BAD_REG(addr);
  372. return 0;
  373. }
  374. }
  375. switch (offset) {
  376. case 0x00: /* INTC_REVISION */
  377. return s->revision;
  378. case 0x10: /* INTC_SYSCONFIG */
  379. return (s->autoidle >> 2) & 1;
  380. case 0x14: /* INTC_SYSSTATUS */
  381. return 1; /* RESETDONE */
  382. case 0x40: /* INTC_SIR_IRQ */
  383. return s->sir_intr[0];
  384. case 0x44: /* INTC_SIR_FIQ */
  385. return s->sir_intr[1];
  386. case 0x48: /* INTC_CONTROL */
  387. return (!s->mask) << 2; /* GLOBALMASK */
  388. case 0x4c: /* INTC_PROTECTION */
  389. return 0;
  390. case 0x50: /* INTC_IDLE */
  391. return s->autoidle & 3;
  392. /* Per-bank registers */
  393. case 0x80: /* INTC_ITR */
  394. return bank->inputs;
  395. case 0x84: /* INTC_MIR */
  396. return bank->mask;
  397. case 0x88: /* INTC_MIR_CLEAR */
  398. case 0x8c: /* INTC_MIR_SET */
  399. return 0;
  400. case 0x90: /* INTC_ISR_SET */
  401. return bank->swi;
  402. case 0x94: /* INTC_ISR_CLEAR */
  403. return 0;
  404. case 0x98: /* INTC_PENDING_IRQ */
  405. return bank->irqs & ~bank->mask & ~bank->fiq;
  406. case 0x9c: /* INTC_PENDING_FIQ */
  407. return bank->irqs & ~bank->mask & bank->fiq;
  408. /* Per-line registers */
  409. case 0x100 ... 0x300: /* INTC_ILR */
  410. bank_no = (offset - 0x100) >> 7;
  411. if (bank_no > s->nbanks)
  412. break;
  413. bank = &s->bank[bank_no];
  414. line_no = (offset & 0x7f) >> 2;
  415. return (bank->priority[line_no] << 2) |
  416. ((bank->fiq >> line_no) & 1);
  417. }
  418. OMAP_BAD_REG(addr);
  419. return 0;
  420. }
  421. static void omap2_inth_write(void *opaque, hwaddr addr,
  422. uint64_t value, unsigned size)
  423. {
  424. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  425. int offset = addr;
  426. int bank_no, line_no;
  427. struct omap_intr_handler_bank_s *bank = NULL;
  428. if ((offset & 0xf80) == 0x80) {
  429. bank_no = (offset & 0x60) >> 5;
  430. if (bank_no < s->nbanks) {
  431. offset &= ~0x60;
  432. bank = &s->bank[bank_no];
  433. } else {
  434. OMAP_BAD_REG(addr);
  435. return;
  436. }
  437. }
  438. switch (offset) {
  439. case 0x10: /* INTC_SYSCONFIG */
  440. s->autoidle &= 4;
  441. s->autoidle |= (value & 1) << 2;
  442. if (value & 2) { /* SOFTRESET */
  443. omap_inth_reset(DEVICE(s));
  444. }
  445. return;
  446. case 0x48: /* INTC_CONTROL */
  447. s->mask = (value & 4) ? 0 : ~0; /* GLOBALMASK */
  448. if (value & 2) { /* NEWFIQAGR */
  449. qemu_set_irq(s->parent_intr[1], 0);
  450. s->new_agr[1] = ~0;
  451. omap_inth_update(s, 1);
  452. }
  453. if (value & 1) { /* NEWIRQAGR */
  454. qemu_set_irq(s->parent_intr[0], 0);
  455. s->new_agr[0] = ~0;
  456. omap_inth_update(s, 0);
  457. }
  458. return;
  459. case 0x4c: /* INTC_PROTECTION */
  460. /* TODO: Make a bitmap (or sizeof(char)map) of access privileges
  461. * for every register, see Chapter 3 and 4 for privileged mode. */
  462. if (value & 1)
  463. fprintf(stderr, "%s: protection mode enable attempt\n",
  464. __FUNCTION__);
  465. return;
  466. case 0x50: /* INTC_IDLE */
  467. s->autoidle &= ~3;
  468. s->autoidle |= value & 3;
  469. return;
  470. /* Per-bank registers */
  471. case 0x84: /* INTC_MIR */
  472. bank->mask = value;
  473. omap_inth_update(s, 0);
  474. omap_inth_update(s, 1);
  475. return;
  476. case 0x88: /* INTC_MIR_CLEAR */
  477. bank->mask &= ~value;
  478. omap_inth_update(s, 0);
  479. omap_inth_update(s, 1);
  480. return;
  481. case 0x8c: /* INTC_MIR_SET */
  482. bank->mask |= value;
  483. return;
  484. case 0x90: /* INTC_ISR_SET */
  485. bank->irqs |= bank->swi |= value;
  486. omap_inth_update(s, 0);
  487. omap_inth_update(s, 1);
  488. return;
  489. case 0x94: /* INTC_ISR_CLEAR */
  490. bank->swi &= ~value;
  491. bank->irqs = bank->swi & bank->inputs;
  492. return;
  493. /* Per-line registers */
  494. case 0x100 ... 0x300: /* INTC_ILR */
  495. bank_no = (offset - 0x100) >> 7;
  496. if (bank_no > s->nbanks)
  497. break;
  498. bank = &s->bank[bank_no];
  499. line_no = (offset & 0x7f) >> 2;
  500. bank->priority[line_no] = (value >> 2) & 0x3f;
  501. bank->fiq &= ~(1 << line_no);
  502. bank->fiq |= (value & 1) << line_no;
  503. return;
  504. case 0x00: /* INTC_REVISION */
  505. case 0x14: /* INTC_SYSSTATUS */
  506. case 0x40: /* INTC_SIR_IRQ */
  507. case 0x44: /* INTC_SIR_FIQ */
  508. case 0x80: /* INTC_ITR */
  509. case 0x98: /* INTC_PENDING_IRQ */
  510. case 0x9c: /* INTC_PENDING_FIQ */
  511. OMAP_RO_REG(addr);
  512. return;
  513. }
  514. OMAP_BAD_REG(addr);
  515. }
  516. static const MemoryRegionOps omap2_inth_mem_ops = {
  517. .read = omap2_inth_read,
  518. .write = omap2_inth_write,
  519. .endianness = DEVICE_NATIVE_ENDIAN,
  520. .valid = {
  521. .min_access_size = 4,
  522. .max_access_size = 4,
  523. },
  524. };
  525. static int omap2_intc_init(SysBusDevice *sbd)
  526. {
  527. DeviceState *dev = DEVICE(sbd);
  528. struct omap_intr_handler_s *s = OMAP_INTC(dev);
  529. if (!s->iclk) {
  530. hw_error("omap2-intc: iclk not connected\n");
  531. }
  532. if (!s->fclk) {
  533. hw_error("omap2-intc: fclk not connected\n");
  534. }
  535. s->level_only = 1;
  536. s->nbanks = 3;
  537. sysbus_init_irq(sbd, &s->parent_intr[0]);
  538. sysbus_init_irq(sbd, &s->parent_intr[1]);
  539. qdev_init_gpio_in(dev, omap_set_intr_noedge, s->nbanks * 32);
  540. memory_region_init_io(&s->mmio, OBJECT(s), &omap2_inth_mem_ops, s,
  541. "omap2-intc", 0x1000);
  542. sysbus_init_mmio(sbd, &s->mmio);
  543. return 0;
  544. }
  545. static Property omap2_intc_properties[] = {
  546. DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s,
  547. revision, 0x21),
  548. DEFINE_PROP_PTR("iclk", struct omap_intr_handler_s, iclk),
  549. DEFINE_PROP_PTR("fclk", struct omap_intr_handler_s, fclk),
  550. DEFINE_PROP_END_OF_LIST(),
  551. };
  552. static void omap2_intc_class_init(ObjectClass *klass, void *data)
  553. {
  554. DeviceClass *dc = DEVICE_CLASS(klass);
  555. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  556. k->init = omap2_intc_init;
  557. dc->reset = omap_inth_reset;
  558. dc->props = omap2_intc_properties;
  559. /* Reason: pointer property "iclk", "fclk" */
  560. dc->cannot_instantiate_with_device_add_yet = true;
  561. }
  562. static const TypeInfo omap2_intc_info = {
  563. .name = "omap2-intc",
  564. .parent = TYPE_OMAP_INTC,
  565. .class_init = omap2_intc_class_init,
  566. };
  567. static const TypeInfo omap_intc_type_info = {
  568. .name = TYPE_OMAP_INTC,
  569. .parent = TYPE_SYS_BUS_DEVICE,
  570. .instance_size = sizeof(struct omap_intr_handler_s),
  571. .abstract = true,
  572. };
  573. static void omap_intc_register_types(void)
  574. {
  575. type_register_static(&omap_intc_type_info);
  576. type_register_static(&omap_intc_info);
  577. type_register_static(&omap2_intc_info);
  578. }
  579. type_init(omap_intc_register_types)