2
0

lm32_pic.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * LatticeMico32 CPU interrupt controller logic.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <assert.h>
  20. #include "hw/hw.h"
  21. #include "hw/i386/pc.h"
  22. #include "monitor/monitor.h"
  23. #include "hw/sysbus.h"
  24. #include "trace.h"
  25. #include "hw/lm32/lm32_pic.h"
  26. #define TYPE_LM32_PIC "lm32-pic"
  27. #define LM32_PIC(obj) OBJECT_CHECK(LM32PicState, (obj), TYPE_LM32_PIC)
  28. struct LM32PicState {
  29. SysBusDevice parent_obj;
  30. qemu_irq parent_irq;
  31. uint32_t im; /* interrupt mask */
  32. uint32_t ip; /* interrupt pending */
  33. uint32_t irq_state;
  34. /* statistics */
  35. uint32_t stats_irq_count[32];
  36. };
  37. typedef struct LM32PicState LM32PicState;
  38. static LM32PicState *pic;
  39. void lm32_do_pic_info(Monitor *mon, const QDict *qdict)
  40. {
  41. if (pic == NULL) {
  42. return;
  43. }
  44. monitor_printf(mon, "lm32-pic: im=%08x ip=%08x irq_state=%08x\n",
  45. pic->im, pic->ip, pic->irq_state);
  46. }
  47. void lm32_irq_info(Monitor *mon, const QDict *qdict)
  48. {
  49. int i;
  50. uint32_t count;
  51. if (pic == NULL) {
  52. return;
  53. }
  54. monitor_printf(mon, "IRQ statistics:\n");
  55. for (i = 0; i < 32; i++) {
  56. count = pic->stats_irq_count[i];
  57. if (count > 0) {
  58. monitor_printf(mon, "%2d: %u\n", i, count);
  59. }
  60. }
  61. }
  62. static void update_irq(LM32PicState *s)
  63. {
  64. s->ip |= s->irq_state;
  65. if (s->ip & s->im) {
  66. trace_lm32_pic_raise_irq();
  67. qemu_irq_raise(s->parent_irq);
  68. } else {
  69. trace_lm32_pic_lower_irq();
  70. qemu_irq_lower(s->parent_irq);
  71. }
  72. }
  73. static void irq_handler(void *opaque, int irq, int level)
  74. {
  75. LM32PicState *s = opaque;
  76. assert(irq < 32);
  77. trace_lm32_pic_interrupt(irq, level);
  78. if (level) {
  79. s->irq_state |= (1 << irq);
  80. s->stats_irq_count[irq]++;
  81. } else {
  82. s->irq_state &= ~(1 << irq);
  83. }
  84. update_irq(s);
  85. }
  86. void lm32_pic_set_im(DeviceState *d, uint32_t im)
  87. {
  88. LM32PicState *s = LM32_PIC(d);
  89. trace_lm32_pic_set_im(im);
  90. s->im = im;
  91. update_irq(s);
  92. }
  93. void lm32_pic_set_ip(DeviceState *d, uint32_t ip)
  94. {
  95. LM32PicState *s = LM32_PIC(d);
  96. trace_lm32_pic_set_ip(ip);
  97. /* ack interrupt */
  98. s->ip &= ~ip;
  99. update_irq(s);
  100. }
  101. uint32_t lm32_pic_get_im(DeviceState *d)
  102. {
  103. LM32PicState *s = LM32_PIC(d);
  104. trace_lm32_pic_get_im(s->im);
  105. return s->im;
  106. }
  107. uint32_t lm32_pic_get_ip(DeviceState *d)
  108. {
  109. LM32PicState *s = LM32_PIC(d);
  110. trace_lm32_pic_get_ip(s->ip);
  111. return s->ip;
  112. }
  113. static void pic_reset(DeviceState *d)
  114. {
  115. LM32PicState *s = LM32_PIC(d);
  116. int i;
  117. s->im = 0;
  118. s->ip = 0;
  119. s->irq_state = 0;
  120. for (i = 0; i < 32; i++) {
  121. s->stats_irq_count[i] = 0;
  122. }
  123. }
  124. static int lm32_pic_init(SysBusDevice *sbd)
  125. {
  126. DeviceState *dev = DEVICE(sbd);
  127. LM32PicState *s = LM32_PIC(dev);
  128. qdev_init_gpio_in(dev, irq_handler, 32);
  129. sysbus_init_irq(sbd, &s->parent_irq);
  130. pic = s;
  131. return 0;
  132. }
  133. static const VMStateDescription vmstate_lm32_pic = {
  134. .name = "lm32-pic",
  135. .version_id = 1,
  136. .minimum_version_id = 1,
  137. .fields = (VMStateField[]) {
  138. VMSTATE_UINT32(im, LM32PicState),
  139. VMSTATE_UINT32(ip, LM32PicState),
  140. VMSTATE_UINT32(irq_state, LM32PicState),
  141. VMSTATE_UINT32_ARRAY(stats_irq_count, LM32PicState, 32),
  142. VMSTATE_END_OF_LIST()
  143. }
  144. };
  145. static void lm32_pic_class_init(ObjectClass *klass, void *data)
  146. {
  147. DeviceClass *dc = DEVICE_CLASS(klass);
  148. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  149. k->init = lm32_pic_init;
  150. dc->reset = pic_reset;
  151. dc->vmsd = &vmstate_lm32_pic;
  152. }
  153. static const TypeInfo lm32_pic_info = {
  154. .name = TYPE_LM32_PIC,
  155. .parent = TYPE_SYS_BUS_DEVICE,
  156. .instance_size = sizeof(LM32PicState),
  157. .class_init = lm32_pic_class_init,
  158. };
  159. static void lm32_pic_register_types(void)
  160. {
  161. type_register_static(&lm32_pic_info);
  162. }
  163. type_init(lm32_pic_register_types)