imx_avic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * i.MX31 Vectored Interrupt Controller
  3. *
  4. * Note this is NOT the PL192 provided by ARM, but
  5. * a custom implementation by Freescale.
  6. *
  7. * Copyright (c) 2008 OKL
  8. * Copyright (c) 2011 NICTA Pty Ltd
  9. * Originally written by Hans Jiang
  10. *
  11. * This code is licensed under the GPL version 2 or later. See
  12. * the COPYING file in the top-level directory.
  13. *
  14. * TODO: implement vectors.
  15. */
  16. #include "hw/hw.h"
  17. #include "hw/sysbus.h"
  18. #include "qemu/host-utils.h"
  19. #define DEBUG_INT 1
  20. #undef DEBUG_INT /* comment out for debugging */
  21. #ifdef DEBUG_INT
  22. #define DPRINTF(fmt, args...) \
  23. do { printf("imx_avic: " fmt , ##args); } while (0)
  24. #else
  25. #define DPRINTF(fmt, args...) do {} while (0)
  26. #endif
  27. /*
  28. * Define to 1 for messages about attempts to
  29. * access unimplemented registers or similar.
  30. */
  31. #define DEBUG_IMPLEMENTATION 1
  32. #if DEBUG_IMPLEMENTATION
  33. # define IPRINTF(fmt, args...) \
  34. do { fprintf(stderr, "imx_avic: " fmt, ##args); } while (0)
  35. #else
  36. # define IPRINTF(fmt, args...) do {} while (0)
  37. #endif
  38. #define IMX_AVIC_NUM_IRQS 64
  39. /* Interrupt Control Bits */
  40. #define ABFLAG (1<<25)
  41. #define ABFEN (1<<24)
  42. #define NIDIS (1<<22) /* Normal Interrupt disable */
  43. #define FIDIS (1<<21) /* Fast interrupt disable */
  44. #define NIAD (1<<20) /* Normal Interrupt Arbiter Rise ARM level */
  45. #define FIAD (1<<19) /* Fast Interrupt Arbiter Rise ARM level */
  46. #define NM (1<<18) /* Normal interrupt mode */
  47. #define PRIO_PER_WORD (sizeof(uint32_t) * 8 / 4)
  48. #define PRIO_WORDS (IMX_AVIC_NUM_IRQS/PRIO_PER_WORD)
  49. #define TYPE_IMX_AVIC "imx_avic"
  50. #define IMX_AVIC(obj) \
  51. OBJECT_CHECK(IMXAVICState, (obj), TYPE_IMX_AVIC)
  52. typedef struct IMXAVICState {
  53. SysBusDevice parent_obj;
  54. MemoryRegion iomem;
  55. uint64_t pending;
  56. uint64_t enabled;
  57. uint64_t is_fiq;
  58. uint32_t intcntl;
  59. uint32_t intmask;
  60. qemu_irq irq;
  61. qemu_irq fiq;
  62. uint32_t prio[PRIO_WORDS]; /* Priorities are 4-bits each */
  63. } IMXAVICState;
  64. static const VMStateDescription vmstate_imx_avic = {
  65. .name = "imx-avic",
  66. .version_id = 1,
  67. .minimum_version_id = 1,
  68. .fields = (VMStateField[]) {
  69. VMSTATE_UINT64(pending, IMXAVICState),
  70. VMSTATE_UINT64(enabled, IMXAVICState),
  71. VMSTATE_UINT64(is_fiq, IMXAVICState),
  72. VMSTATE_UINT32(intcntl, IMXAVICState),
  73. VMSTATE_UINT32(intmask, IMXAVICState),
  74. VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
  75. VMSTATE_END_OF_LIST()
  76. },
  77. };
  78. static inline int imx_avic_prio(IMXAVICState *s, int irq)
  79. {
  80. uint32_t word = irq / PRIO_PER_WORD;
  81. uint32_t part = 4 * (irq % PRIO_PER_WORD);
  82. return 0xf & (s->prio[word] >> part);
  83. }
  84. static inline void imx_avic_set_prio(IMXAVICState *s, int irq, int prio)
  85. {
  86. uint32_t word = irq / PRIO_PER_WORD;
  87. uint32_t part = 4 * (irq % PRIO_PER_WORD);
  88. uint32_t mask = ~(0xf << part);
  89. s->prio[word] &= mask;
  90. s->prio[word] |= prio << part;
  91. }
  92. /* Update interrupts. */
  93. static void imx_avic_update(IMXAVICState *s)
  94. {
  95. int i;
  96. uint64_t new = s->pending & s->enabled;
  97. uint64_t flags;
  98. flags = new & s->is_fiq;
  99. qemu_set_irq(s->fiq, !!flags);
  100. flags = new & ~s->is_fiq;
  101. if (!flags || (s->intmask == 0x1f)) {
  102. qemu_set_irq(s->irq, !!flags);
  103. return;
  104. }
  105. /*
  106. * Take interrupt if there's a pending interrupt with
  107. * priority higher than the value of intmask
  108. */
  109. for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
  110. if (flags & (1UL << i)) {
  111. if (imx_avic_prio(s, i) > s->intmask) {
  112. qemu_set_irq(s->irq, 1);
  113. return;
  114. }
  115. }
  116. }
  117. qemu_set_irq(s->irq, 0);
  118. }
  119. static void imx_avic_set_irq(void *opaque, int irq, int level)
  120. {
  121. IMXAVICState *s = (IMXAVICState *)opaque;
  122. if (level) {
  123. DPRINTF("Raising IRQ %d, prio %d\n",
  124. irq, imx_avic_prio(s, irq));
  125. s->pending |= (1ULL << irq);
  126. } else {
  127. DPRINTF("Clearing IRQ %d, prio %d\n",
  128. irq, imx_avic_prio(s, irq));
  129. s->pending &= ~(1ULL << irq);
  130. }
  131. imx_avic_update(s);
  132. }
  133. static uint64_t imx_avic_read(void *opaque,
  134. hwaddr offset, unsigned size)
  135. {
  136. IMXAVICState *s = (IMXAVICState *)opaque;
  137. DPRINTF("read(offset = 0x%x)\n", offset >> 2);
  138. switch (offset >> 2) {
  139. case 0: /* INTCNTL */
  140. return s->intcntl;
  141. case 1: /* Normal Interrupt Mask Register, NIMASK */
  142. return s->intmask;
  143. case 2: /* Interrupt Enable Number Register, INTENNUM */
  144. case 3: /* Interrupt Disable Number Register, INTDISNUM */
  145. return 0;
  146. case 4: /* Interrupt Enabled Number Register High */
  147. return s->enabled >> 32;
  148. case 5: /* Interrupt Enabled Number Register Low */
  149. return s->enabled & 0xffffffffULL;
  150. case 6: /* Interrupt Type Register High */
  151. return s->is_fiq >> 32;
  152. case 7: /* Interrupt Type Register Low */
  153. return s->is_fiq & 0xffffffffULL;
  154. case 8: /* Normal Interrupt Priority Register 7 */
  155. case 9: /* Normal Interrupt Priority Register 6 */
  156. case 10:/* Normal Interrupt Priority Register 5 */
  157. case 11:/* Normal Interrupt Priority Register 4 */
  158. case 12:/* Normal Interrupt Priority Register 3 */
  159. case 13:/* Normal Interrupt Priority Register 2 */
  160. case 14:/* Normal Interrupt Priority Register 1 */
  161. case 15:/* Normal Interrupt Priority Register 0 */
  162. return s->prio[15-(offset>>2)];
  163. case 16: /* Normal interrupt vector and status register */
  164. {
  165. /*
  166. * This returns the highest priority
  167. * outstanding interrupt. Where there is more than
  168. * one pending IRQ with the same priority,
  169. * take the highest numbered one.
  170. */
  171. uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
  172. int i;
  173. int prio = -1;
  174. int irq = -1;
  175. for (i = 63; i >= 0; --i) {
  176. if (flags & (1ULL<<i)) {
  177. int irq_prio = imx_avic_prio(s, i);
  178. if (irq_prio > prio) {
  179. irq = i;
  180. prio = irq_prio;
  181. }
  182. }
  183. }
  184. if (irq >= 0) {
  185. imx_avic_set_irq(s, irq, 0);
  186. return irq << 16 | prio;
  187. }
  188. return 0xffffffffULL;
  189. }
  190. case 17:/* Fast Interrupt vector and status register */
  191. {
  192. uint64_t flags = s->pending & s->enabled & s->is_fiq;
  193. int i = ctz64(flags);
  194. if (i < 64) {
  195. imx_avic_set_irq(opaque, i, 0);
  196. return i;
  197. }
  198. return 0xffffffffULL;
  199. }
  200. case 18:/* Interrupt source register high */
  201. return s->pending >> 32;
  202. case 19:/* Interrupt source register low */
  203. return s->pending & 0xffffffffULL;
  204. case 20:/* Interrupt Force Register high */
  205. case 21:/* Interrupt Force Register low */
  206. return 0;
  207. case 22:/* Normal Interrupt Pending Register High */
  208. return (s->pending & s->enabled & ~s->is_fiq) >> 32;
  209. case 23:/* Normal Interrupt Pending Register Low */
  210. return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
  211. case 24: /* Fast Interrupt Pending Register High */
  212. return (s->pending & s->enabled & s->is_fiq) >> 32;
  213. case 25: /* Fast Interrupt Pending Register Low */
  214. return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
  215. case 0x40: /* AVIC vector 0, use for WFI WAR */
  216. return 0x4;
  217. default:
  218. IPRINTF("imx_avic_read: Bad offset 0x%x\n", (int)offset);
  219. return 0;
  220. }
  221. }
  222. static void imx_avic_write(void *opaque, hwaddr offset,
  223. uint64_t val, unsigned size)
  224. {
  225. IMXAVICState *s = (IMXAVICState *)opaque;
  226. /* Vector Registers not yet supported */
  227. if (offset >= 0x100 && offset <= 0x2fc) {
  228. IPRINTF("imx_avic_write to vector register %d ignored\n",
  229. (unsigned int)((offset - 0x100) >> 2));
  230. return;
  231. }
  232. DPRINTF("imx_avic_write(0x%x) = %x\n",
  233. (unsigned int)offset>>2, (unsigned int)val);
  234. switch (offset >> 2) {
  235. case 0: /* Interrupt Control Register, INTCNTL */
  236. s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
  237. if (s->intcntl & ABFEN) {
  238. s->intcntl &= ~(val & ABFLAG);
  239. }
  240. break;
  241. case 1: /* Normal Interrupt Mask Register, NIMASK */
  242. s->intmask = val & 0x1f;
  243. break;
  244. case 2: /* Interrupt Enable Number Register, INTENNUM */
  245. DPRINTF("enable(%d)\n", (int)val);
  246. val &= 0x3f;
  247. s->enabled |= (1ULL << val);
  248. break;
  249. case 3: /* Interrupt Disable Number Register, INTDISNUM */
  250. DPRINTF("disable(%d)\n", (int)val);
  251. val &= 0x3f;
  252. s->enabled &= ~(1ULL << val);
  253. break;
  254. case 4: /* Interrupt Enable Number Register High */
  255. s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
  256. break;
  257. case 5: /* Interrupt Enable Number Register Low */
  258. s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
  259. break;
  260. case 6: /* Interrupt Type Register High */
  261. s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
  262. break;
  263. case 7: /* Interrupt Type Register Low */
  264. s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
  265. break;
  266. case 8: /* Normal Interrupt Priority Register 7 */
  267. case 9: /* Normal Interrupt Priority Register 6 */
  268. case 10:/* Normal Interrupt Priority Register 5 */
  269. case 11:/* Normal Interrupt Priority Register 4 */
  270. case 12:/* Normal Interrupt Priority Register 3 */
  271. case 13:/* Normal Interrupt Priority Register 2 */
  272. case 14:/* Normal Interrupt Priority Register 1 */
  273. case 15:/* Normal Interrupt Priority Register 0 */
  274. s->prio[15-(offset>>2)] = val;
  275. break;
  276. /* Read-only registers, writes ignored */
  277. case 16:/* Normal Interrupt Vector and Status register */
  278. case 17:/* Fast Interrupt vector and status register */
  279. case 18:/* Interrupt source register high */
  280. case 19:/* Interrupt source register low */
  281. return;
  282. case 20:/* Interrupt Force Register high */
  283. s->pending = (s->pending & 0xffffffffULL) | (val << 32);
  284. break;
  285. case 21:/* Interrupt Force Register low */
  286. s->pending = (s->pending & 0xffffffff00000000ULL) | val;
  287. break;
  288. case 22:/* Normal Interrupt Pending Register High */
  289. case 23:/* Normal Interrupt Pending Register Low */
  290. case 24: /* Fast Interrupt Pending Register High */
  291. case 25: /* Fast Interrupt Pending Register Low */
  292. return;
  293. default:
  294. IPRINTF("imx_avic_write: Bad offset %x\n", (int)offset);
  295. }
  296. imx_avic_update(s);
  297. }
  298. static const MemoryRegionOps imx_avic_ops = {
  299. .read = imx_avic_read,
  300. .write = imx_avic_write,
  301. .endianness = DEVICE_NATIVE_ENDIAN,
  302. };
  303. static void imx_avic_reset(DeviceState *dev)
  304. {
  305. IMXAVICState *s = IMX_AVIC(dev);
  306. s->pending = 0;
  307. s->enabled = 0;
  308. s->is_fiq = 0;
  309. s->intmask = 0x1f;
  310. s->intcntl = 0;
  311. memset(s->prio, 0, sizeof s->prio);
  312. }
  313. static int imx_avic_init(SysBusDevice *sbd)
  314. {
  315. DeviceState *dev = DEVICE(sbd);
  316. IMXAVICState *s = IMX_AVIC(dev);
  317. memory_region_init_io(&s->iomem, OBJECT(s), &imx_avic_ops, s,
  318. "imx_avic", 0x1000);
  319. sysbus_init_mmio(sbd, &s->iomem);
  320. qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
  321. sysbus_init_irq(sbd, &s->irq);
  322. sysbus_init_irq(sbd, &s->fiq);
  323. return 0;
  324. }
  325. static void imx_avic_class_init(ObjectClass *klass, void *data)
  326. {
  327. DeviceClass *dc = DEVICE_CLASS(klass);
  328. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  329. k->init = imx_avic_init;
  330. dc->vmsd = &vmstate_imx_avic;
  331. dc->reset = imx_avic_reset;
  332. dc->desc = "i.MX Advanced Vector Interrupt Controller";
  333. }
  334. static const TypeInfo imx_avic_info = {
  335. .name = TYPE_IMX_AVIC,
  336. .parent = TYPE_SYS_BUS_DEVICE,
  337. .instance_size = sizeof(IMXAVICState),
  338. .class_init = imx_avic_class_init,
  339. };
  340. static void imx_avic_register_types(void)
  341. {
  342. type_register_static(&imx_avic_info);
  343. }
  344. type_init(imx_avic_register_types)