vga.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw/hw.h"
  25. #include "vga.h"
  26. #include "ui/console.h"
  27. #include "hw/i386/pc.h"
  28. #include "hw/pci/pci.h"
  29. #include "vga_int.h"
  30. #include "ui/pixel_ops.h"
  31. #include "qemu/timer.h"
  32. #include "hw/xen/xen.h"
  33. #include "trace.h"
  34. //#define DEBUG_VGA
  35. //#define DEBUG_VGA_MEM
  36. //#define DEBUG_VGA_REG
  37. //#define DEBUG_BOCHS_VBE
  38. /* 16 state changes per vertical frame @60 Hz */
  39. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  40. /*
  41. * Video Graphics Array (VGA)
  42. *
  43. * Chipset docs for original IBM VGA:
  44. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  45. *
  46. * FreeVGA site:
  47. * http://www.osdever.net/FreeVGA/home.htm
  48. *
  49. * Standard VGA features and Bochs VBE extensions are implemented.
  50. */
  51. /* force some bits to zero */
  52. const uint8_t sr_mask[8] = {
  53. 0x03,
  54. 0x3d,
  55. 0x0f,
  56. 0x3f,
  57. 0x0e,
  58. 0x00,
  59. 0x00,
  60. 0xff,
  61. };
  62. const uint8_t gr_mask[16] = {
  63. 0x0f, /* 0x00 */
  64. 0x0f, /* 0x01 */
  65. 0x0f, /* 0x02 */
  66. 0x1f, /* 0x03 */
  67. 0x03, /* 0x04 */
  68. 0x7b, /* 0x05 */
  69. 0x0f, /* 0x06 */
  70. 0x0f, /* 0x07 */
  71. 0xff, /* 0x08 */
  72. 0x00, /* 0x09 */
  73. 0x00, /* 0x0a */
  74. 0x00, /* 0x0b */
  75. 0x00, /* 0x0c */
  76. 0x00, /* 0x0d */
  77. 0x00, /* 0x0e */
  78. 0x00, /* 0x0f */
  79. };
  80. #define cbswap_32(__x) \
  81. ((uint32_t)( \
  82. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  83. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  84. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  85. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  86. #ifdef HOST_WORDS_BIGENDIAN
  87. #define PAT(x) cbswap_32(x)
  88. #else
  89. #define PAT(x) (x)
  90. #endif
  91. #ifdef HOST_WORDS_BIGENDIAN
  92. #define BIG 1
  93. #else
  94. #define BIG 0
  95. #endif
  96. #ifdef HOST_WORDS_BIGENDIAN
  97. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  98. #else
  99. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  100. #endif
  101. static const uint32_t mask16[16] = {
  102. PAT(0x00000000),
  103. PAT(0x000000ff),
  104. PAT(0x0000ff00),
  105. PAT(0x0000ffff),
  106. PAT(0x00ff0000),
  107. PAT(0x00ff00ff),
  108. PAT(0x00ffff00),
  109. PAT(0x00ffffff),
  110. PAT(0xff000000),
  111. PAT(0xff0000ff),
  112. PAT(0xff00ff00),
  113. PAT(0xff00ffff),
  114. PAT(0xffff0000),
  115. PAT(0xffff00ff),
  116. PAT(0xffffff00),
  117. PAT(0xffffffff),
  118. };
  119. #undef PAT
  120. #ifdef HOST_WORDS_BIGENDIAN
  121. #define PAT(x) (x)
  122. #else
  123. #define PAT(x) cbswap_32(x)
  124. #endif
  125. static const uint32_t dmask16[16] = {
  126. PAT(0x00000000),
  127. PAT(0x000000ff),
  128. PAT(0x0000ff00),
  129. PAT(0x0000ffff),
  130. PAT(0x00ff0000),
  131. PAT(0x00ff00ff),
  132. PAT(0x00ffff00),
  133. PAT(0x00ffffff),
  134. PAT(0xff000000),
  135. PAT(0xff0000ff),
  136. PAT(0xff00ff00),
  137. PAT(0xff00ffff),
  138. PAT(0xffff0000),
  139. PAT(0xffff00ff),
  140. PAT(0xffffff00),
  141. PAT(0xffffffff),
  142. };
  143. static const uint32_t dmask4[4] = {
  144. PAT(0x00000000),
  145. PAT(0x0000ffff),
  146. PAT(0xffff0000),
  147. PAT(0xffffffff),
  148. };
  149. static uint32_t expand4[256];
  150. static uint16_t expand2[256];
  151. static uint8_t expand4to8[16];
  152. static void vga_update_memory_access(VGACommonState *s)
  153. {
  154. MemoryRegion *region, *old_region = s->chain4_alias;
  155. hwaddr base, offset, size;
  156. if (s->legacy_address_space == NULL) {
  157. return;
  158. }
  159. s->chain4_alias = NULL;
  160. if ((s->sr[VGA_SEQ_PLANE_WRITE] & VGA_SR02_ALL_PLANES) ==
  161. VGA_SR02_ALL_PLANES && s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  162. offset = 0;
  163. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  164. case 0:
  165. base = 0xa0000;
  166. size = 0x20000;
  167. break;
  168. case 1:
  169. base = 0xa0000;
  170. size = 0x10000;
  171. offset = s->bank_offset;
  172. break;
  173. case 2:
  174. base = 0xb0000;
  175. size = 0x8000;
  176. break;
  177. case 3:
  178. default:
  179. base = 0xb8000;
  180. size = 0x8000;
  181. break;
  182. }
  183. base += isa_mem_base;
  184. region = g_malloc(sizeof(*region));
  185. memory_region_init_alias(region, memory_region_owner(&s->vram),
  186. "vga.chain4", &s->vram, offset, size);
  187. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  188. region, 2);
  189. s->chain4_alias = region;
  190. }
  191. if (old_region) {
  192. memory_region_del_subregion(s->legacy_address_space, old_region);
  193. memory_region_destroy(old_region);
  194. g_free(old_region);
  195. s->plane_updated = 0xf;
  196. }
  197. }
  198. static void vga_dumb_update_retrace_info(VGACommonState *s)
  199. {
  200. (void) s;
  201. }
  202. static void vga_precise_update_retrace_info(VGACommonState *s)
  203. {
  204. int htotal_chars;
  205. int hretr_start_char;
  206. int hretr_skew_chars;
  207. int hretr_end_char;
  208. int vtotal_lines;
  209. int vretr_start_line;
  210. int vretr_end_line;
  211. int dots;
  212. #if 0
  213. int div2, sldiv2;
  214. #endif
  215. int clocking_mode;
  216. int clock_sel;
  217. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  218. int64_t chars_per_sec;
  219. struct vga_precise_retrace *r = &s->retrace_info.precise;
  220. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  221. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  222. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  223. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  224. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  225. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  226. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  227. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  228. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  229. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  230. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  231. clocking_mode = (s->sr[VGA_SEQ_CLOCK_MODE] >> 3) & 1;
  232. clock_sel = (s->msr >> 2) & 3;
  233. dots = (s->msr & 1) ? 8 : 9;
  234. chars_per_sec = clk_hz[clock_sel] / dots;
  235. htotal_chars <<= clocking_mode;
  236. r->total_chars = vtotal_lines * htotal_chars;
  237. if (r->freq) {
  238. r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
  239. } else {
  240. r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
  241. }
  242. r->vstart = vretr_start_line;
  243. r->vend = r->vstart + vretr_end_line + 1;
  244. r->hstart = hretr_start_char + hretr_skew_chars;
  245. r->hend = r->hstart + hretr_end_char + 1;
  246. r->htotal = htotal_chars;
  247. #if 0
  248. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  249. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  250. printf (
  251. "hz=%f\n"
  252. "htotal = %d\n"
  253. "hretr_start = %d\n"
  254. "hretr_skew = %d\n"
  255. "hretr_end = %d\n"
  256. "vtotal = %d\n"
  257. "vretr_start = %d\n"
  258. "vretr_end = %d\n"
  259. "div2 = %d sldiv2 = %d\n"
  260. "clocking_mode = %d\n"
  261. "clock_sel = %d %d\n"
  262. "dots = %d\n"
  263. "ticks/char = %" PRId64 "\n"
  264. "\n",
  265. (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
  266. htotal_chars,
  267. hretr_start_char,
  268. hretr_skew_chars,
  269. hretr_end_char,
  270. vtotal_lines,
  271. vretr_start_line,
  272. vretr_end_line,
  273. div2, sldiv2,
  274. clocking_mode,
  275. clock_sel,
  276. clk_hz[clock_sel],
  277. dots,
  278. r->ticks_per_char
  279. );
  280. #endif
  281. }
  282. static uint8_t vga_precise_retrace(VGACommonState *s)
  283. {
  284. struct vga_precise_retrace *r = &s->retrace_info.precise;
  285. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  286. if (r->total_chars) {
  287. int cur_line, cur_line_char, cur_char;
  288. int64_t cur_tick;
  289. cur_tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  290. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  291. cur_line = cur_char / r->htotal;
  292. if (cur_line >= r->vstart && cur_line <= r->vend) {
  293. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  294. } else {
  295. cur_line_char = cur_char % r->htotal;
  296. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  297. val |= ST01_DISP_ENABLE;
  298. }
  299. }
  300. return val;
  301. } else {
  302. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  303. }
  304. }
  305. static uint8_t vga_dumb_retrace(VGACommonState *s)
  306. {
  307. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  308. }
  309. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  310. {
  311. if (s->msr & VGA_MIS_COLOR) {
  312. /* Color */
  313. return (addr >= 0x3b0 && addr <= 0x3bf);
  314. } else {
  315. /* Monochrome */
  316. return (addr >= 0x3d0 && addr <= 0x3df);
  317. }
  318. }
  319. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  320. {
  321. VGACommonState *s = opaque;
  322. int val, index;
  323. if (vga_ioport_invalid(s, addr)) {
  324. val = 0xff;
  325. } else {
  326. switch(addr) {
  327. case VGA_ATT_W:
  328. if (s->ar_flip_flop == 0) {
  329. val = s->ar_index;
  330. } else {
  331. val = 0;
  332. }
  333. break;
  334. case VGA_ATT_R:
  335. index = s->ar_index & 0x1f;
  336. if (index < VGA_ATT_C) {
  337. val = s->ar[index];
  338. } else {
  339. val = 0;
  340. }
  341. break;
  342. case VGA_MIS_W:
  343. val = s->st00;
  344. break;
  345. case VGA_SEQ_I:
  346. val = s->sr_index;
  347. break;
  348. case VGA_SEQ_D:
  349. val = s->sr[s->sr_index];
  350. #ifdef DEBUG_VGA_REG
  351. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  352. #endif
  353. break;
  354. case VGA_PEL_IR:
  355. val = s->dac_state;
  356. break;
  357. case VGA_PEL_IW:
  358. val = s->dac_write_index;
  359. break;
  360. case VGA_PEL_D:
  361. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  362. if (++s->dac_sub_index == 3) {
  363. s->dac_sub_index = 0;
  364. s->dac_read_index++;
  365. }
  366. break;
  367. case VGA_FTC_R:
  368. val = s->fcr;
  369. break;
  370. case VGA_MIS_R:
  371. val = s->msr;
  372. break;
  373. case VGA_GFX_I:
  374. val = s->gr_index;
  375. break;
  376. case VGA_GFX_D:
  377. val = s->gr[s->gr_index];
  378. #ifdef DEBUG_VGA_REG
  379. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  380. #endif
  381. break;
  382. case VGA_CRT_IM:
  383. case VGA_CRT_IC:
  384. val = s->cr_index;
  385. break;
  386. case VGA_CRT_DM:
  387. case VGA_CRT_DC:
  388. val = s->cr[s->cr_index];
  389. #ifdef DEBUG_VGA_REG
  390. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  391. #endif
  392. break;
  393. case VGA_IS1_RM:
  394. case VGA_IS1_RC:
  395. /* just toggle to fool polling */
  396. val = s->st01 = s->retrace(s);
  397. s->ar_flip_flop = 0;
  398. break;
  399. default:
  400. val = 0x00;
  401. break;
  402. }
  403. }
  404. #if defined(DEBUG_VGA)
  405. printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
  406. #endif
  407. return val;
  408. }
  409. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  410. {
  411. VGACommonState *s = opaque;
  412. int index;
  413. /* check port range access depending on color/monochrome mode */
  414. if (vga_ioport_invalid(s, addr)) {
  415. return;
  416. }
  417. #ifdef DEBUG_VGA
  418. printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
  419. #endif
  420. switch(addr) {
  421. case VGA_ATT_W:
  422. if (s->ar_flip_flop == 0) {
  423. val &= 0x3f;
  424. s->ar_index = val;
  425. } else {
  426. index = s->ar_index & 0x1f;
  427. switch(index) {
  428. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  429. s->ar[index] = val & 0x3f;
  430. break;
  431. case VGA_ATC_MODE:
  432. s->ar[index] = val & ~0x10;
  433. break;
  434. case VGA_ATC_OVERSCAN:
  435. s->ar[index] = val;
  436. break;
  437. case VGA_ATC_PLANE_ENABLE:
  438. s->ar[index] = val & ~0xc0;
  439. break;
  440. case VGA_ATC_PEL:
  441. s->ar[index] = val & ~0xf0;
  442. break;
  443. case VGA_ATC_COLOR_PAGE:
  444. s->ar[index] = val & ~0xf0;
  445. break;
  446. default:
  447. break;
  448. }
  449. }
  450. s->ar_flip_flop ^= 1;
  451. break;
  452. case VGA_MIS_W:
  453. s->msr = val & ~0x10;
  454. s->update_retrace_info(s);
  455. break;
  456. case VGA_SEQ_I:
  457. s->sr_index = val & 7;
  458. break;
  459. case VGA_SEQ_D:
  460. #ifdef DEBUG_VGA_REG
  461. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  462. #endif
  463. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  464. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  465. s->update_retrace_info(s);
  466. }
  467. vga_update_memory_access(s);
  468. break;
  469. case VGA_PEL_IR:
  470. s->dac_read_index = val;
  471. s->dac_sub_index = 0;
  472. s->dac_state = 3;
  473. break;
  474. case VGA_PEL_IW:
  475. s->dac_write_index = val;
  476. s->dac_sub_index = 0;
  477. s->dac_state = 0;
  478. break;
  479. case VGA_PEL_D:
  480. s->dac_cache[s->dac_sub_index] = val;
  481. if (++s->dac_sub_index == 3) {
  482. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  483. s->dac_sub_index = 0;
  484. s->dac_write_index++;
  485. }
  486. break;
  487. case VGA_GFX_I:
  488. s->gr_index = val & 0x0f;
  489. break;
  490. case VGA_GFX_D:
  491. #ifdef DEBUG_VGA_REG
  492. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  493. #endif
  494. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  495. vga_update_memory_access(s);
  496. break;
  497. case VGA_CRT_IM:
  498. case VGA_CRT_IC:
  499. s->cr_index = val;
  500. break;
  501. case VGA_CRT_DM:
  502. case VGA_CRT_DC:
  503. #ifdef DEBUG_VGA_REG
  504. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  505. #endif
  506. /* handle CR0-7 protection */
  507. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  508. s->cr_index <= VGA_CRTC_OVERFLOW) {
  509. /* can always write bit 4 of CR7 */
  510. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  511. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  512. (val & 0x10);
  513. }
  514. return;
  515. }
  516. s->cr[s->cr_index] = val;
  517. switch(s->cr_index) {
  518. case VGA_CRTC_H_TOTAL:
  519. case VGA_CRTC_H_SYNC_START:
  520. case VGA_CRTC_H_SYNC_END:
  521. case VGA_CRTC_V_TOTAL:
  522. case VGA_CRTC_OVERFLOW:
  523. case VGA_CRTC_V_SYNC_END:
  524. case VGA_CRTC_MODE:
  525. s->update_retrace_info(s);
  526. break;
  527. }
  528. break;
  529. case VGA_IS1_RM:
  530. case VGA_IS1_RC:
  531. s->fcr = val & 0x10;
  532. break;
  533. }
  534. }
  535. /*
  536. * Sanity check vbe register writes.
  537. *
  538. * As we don't have a way to signal errors to the guest in the bochs
  539. * dispi interface we'll go adjust the registers to the closest valid
  540. * value.
  541. */
  542. static void vbe_fixup_regs(VGACommonState *s)
  543. {
  544. uint16_t *r = s->vbe_regs;
  545. uint32_t bits, linelength, maxy, offset;
  546. if (!(r[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  547. /* vbe is turned off -- nothing to do */
  548. return;
  549. }
  550. /* check depth */
  551. switch (r[VBE_DISPI_INDEX_BPP]) {
  552. case 4:
  553. case 8:
  554. case 16:
  555. case 24:
  556. case 32:
  557. bits = r[VBE_DISPI_INDEX_BPP];
  558. break;
  559. case 15:
  560. bits = 16;
  561. break;
  562. default:
  563. bits = r[VBE_DISPI_INDEX_BPP] = 8;
  564. break;
  565. }
  566. /* check width */
  567. r[VBE_DISPI_INDEX_XRES] &= ~7u;
  568. if (r[VBE_DISPI_INDEX_XRES] == 0) {
  569. r[VBE_DISPI_INDEX_XRES] = 8;
  570. }
  571. if (r[VBE_DISPI_INDEX_XRES] > VBE_DISPI_MAX_XRES) {
  572. r[VBE_DISPI_INDEX_XRES] = VBE_DISPI_MAX_XRES;
  573. }
  574. r[VBE_DISPI_INDEX_VIRT_WIDTH] &= ~7u;
  575. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] > VBE_DISPI_MAX_XRES) {
  576. r[VBE_DISPI_INDEX_VIRT_WIDTH] = VBE_DISPI_MAX_XRES;
  577. }
  578. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] < r[VBE_DISPI_INDEX_XRES]) {
  579. r[VBE_DISPI_INDEX_VIRT_WIDTH] = r[VBE_DISPI_INDEX_XRES];
  580. }
  581. /* check height */
  582. linelength = r[VBE_DISPI_INDEX_VIRT_WIDTH] * bits / 8;
  583. maxy = s->vbe_size / linelength;
  584. if (r[VBE_DISPI_INDEX_YRES] == 0) {
  585. r[VBE_DISPI_INDEX_YRES] = 1;
  586. }
  587. if (r[VBE_DISPI_INDEX_YRES] > VBE_DISPI_MAX_YRES) {
  588. r[VBE_DISPI_INDEX_YRES] = VBE_DISPI_MAX_YRES;
  589. }
  590. if (r[VBE_DISPI_INDEX_YRES] > maxy) {
  591. r[VBE_DISPI_INDEX_YRES] = maxy;
  592. }
  593. /* check offset */
  594. if (r[VBE_DISPI_INDEX_X_OFFSET] > VBE_DISPI_MAX_XRES) {
  595. r[VBE_DISPI_INDEX_X_OFFSET] = VBE_DISPI_MAX_XRES;
  596. }
  597. if (r[VBE_DISPI_INDEX_Y_OFFSET] > VBE_DISPI_MAX_YRES) {
  598. r[VBE_DISPI_INDEX_Y_OFFSET] = VBE_DISPI_MAX_YRES;
  599. }
  600. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  601. offset += r[VBE_DISPI_INDEX_Y_OFFSET] * linelength;
  602. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  603. r[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  604. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  605. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  606. r[VBE_DISPI_INDEX_X_OFFSET] = 0;
  607. offset = 0;
  608. }
  609. }
  610. /* update vga state */
  611. r[VBE_DISPI_INDEX_VIRT_HEIGHT] = maxy;
  612. s->vbe_line_offset = linelength;
  613. s->vbe_start_addr = offset / 4;
  614. }
  615. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  616. {
  617. VGACommonState *s = opaque;
  618. uint32_t val;
  619. val = s->vbe_index;
  620. return val;
  621. }
  622. uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  623. {
  624. VGACommonState *s = opaque;
  625. uint32_t val;
  626. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  627. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  628. switch(s->vbe_index) {
  629. /* XXX: do not hardcode ? */
  630. case VBE_DISPI_INDEX_XRES:
  631. val = VBE_DISPI_MAX_XRES;
  632. break;
  633. case VBE_DISPI_INDEX_YRES:
  634. val = VBE_DISPI_MAX_YRES;
  635. break;
  636. case VBE_DISPI_INDEX_BPP:
  637. val = VBE_DISPI_MAX_BPP;
  638. break;
  639. default:
  640. val = s->vbe_regs[s->vbe_index];
  641. break;
  642. }
  643. } else {
  644. val = s->vbe_regs[s->vbe_index];
  645. }
  646. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  647. val = s->vbe_size / (64 * 1024);
  648. } else {
  649. val = 0;
  650. }
  651. #ifdef DEBUG_BOCHS_VBE
  652. printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
  653. #endif
  654. return val;
  655. }
  656. void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  657. {
  658. VGACommonState *s = opaque;
  659. s->vbe_index = val;
  660. }
  661. void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  662. {
  663. VGACommonState *s = opaque;
  664. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  665. #ifdef DEBUG_BOCHS_VBE
  666. printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
  667. #endif
  668. switch(s->vbe_index) {
  669. case VBE_DISPI_INDEX_ID:
  670. if (val == VBE_DISPI_ID0 ||
  671. val == VBE_DISPI_ID1 ||
  672. val == VBE_DISPI_ID2 ||
  673. val == VBE_DISPI_ID3 ||
  674. val == VBE_DISPI_ID4) {
  675. s->vbe_regs[s->vbe_index] = val;
  676. }
  677. break;
  678. case VBE_DISPI_INDEX_XRES:
  679. case VBE_DISPI_INDEX_YRES:
  680. case VBE_DISPI_INDEX_BPP:
  681. case VBE_DISPI_INDEX_VIRT_WIDTH:
  682. case VBE_DISPI_INDEX_X_OFFSET:
  683. case VBE_DISPI_INDEX_Y_OFFSET:
  684. s->vbe_regs[s->vbe_index] = val;
  685. vbe_fixup_regs(s);
  686. break;
  687. case VBE_DISPI_INDEX_BANK:
  688. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  689. val &= (s->vbe_bank_mask >> 2);
  690. } else {
  691. val &= s->vbe_bank_mask;
  692. }
  693. s->vbe_regs[s->vbe_index] = val;
  694. s->bank_offset = (val << 16);
  695. vga_update_memory_access(s);
  696. break;
  697. case VBE_DISPI_INDEX_ENABLE:
  698. if ((val & VBE_DISPI_ENABLED) &&
  699. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  700. int h, shift_control;
  701. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = 0;
  702. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  703. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  704. s->vbe_regs[VBE_DISPI_INDEX_ENABLE] |= VBE_DISPI_ENABLED;
  705. vbe_fixup_regs(s);
  706. /* clear the screen (should be done in BIOS) */
  707. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  708. memset(s->vram_ptr, 0,
  709. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  710. }
  711. /* we initialize the VGA graphic mode (should be done
  712. in BIOS) */
  713. /* graphic mode + memory map 1 */
  714. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  715. VGA_GR06_GRAPHICS_MODE;
  716. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  717. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  718. /* width */
  719. s->cr[VGA_CRTC_H_DISP] =
  720. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  721. /* height (only meaningful if < 1024) */
  722. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  723. s->cr[VGA_CRTC_V_DISP_END] = h;
  724. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  725. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  726. /* line compare to 1023 */
  727. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  728. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  729. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  730. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  731. shift_control = 0;
  732. s->sr[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  733. } else {
  734. shift_control = 2;
  735. /* set chain 4 mode */
  736. s->sr[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  737. /* activate all planes */
  738. s->sr[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  739. }
  740. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  741. (shift_control << 5);
  742. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  743. } else {
  744. /* XXX: the bios should do that */
  745. s->bank_offset = 0;
  746. }
  747. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  748. s->vbe_regs[s->vbe_index] = val;
  749. vga_update_memory_access(s);
  750. break;
  751. default:
  752. break;
  753. }
  754. }
  755. }
  756. /* called for accesses between 0xa0000 and 0xc0000 */
  757. uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr)
  758. {
  759. int memory_map_mode, plane;
  760. uint32_t ret;
  761. /* convert to VGA memory offset */
  762. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  763. addr &= 0x1ffff;
  764. switch(memory_map_mode) {
  765. case 0:
  766. break;
  767. case 1:
  768. if (addr >= 0x10000)
  769. return 0xff;
  770. addr += s->bank_offset;
  771. break;
  772. case 2:
  773. addr -= 0x10000;
  774. if (addr >= 0x8000)
  775. return 0xff;
  776. break;
  777. default:
  778. case 3:
  779. addr -= 0x18000;
  780. if (addr >= 0x8000)
  781. return 0xff;
  782. break;
  783. }
  784. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  785. /* chain 4 mode : simplest access */
  786. ret = s->vram_ptr[addr];
  787. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  788. /* odd/even mode (aka text mode mapping) */
  789. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  790. ret = s->vram_ptr[((addr & ~1) << 1) | plane];
  791. } else {
  792. /* standard VGA latched access */
  793. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  794. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  795. /* read mode 0 */
  796. plane = s->gr[VGA_GFX_PLANE_READ];
  797. ret = GET_PLANE(s->latch, plane);
  798. } else {
  799. /* read mode 1 */
  800. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  801. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  802. ret |= ret >> 16;
  803. ret |= ret >> 8;
  804. ret = (~ret) & 0xff;
  805. }
  806. }
  807. return ret;
  808. }
  809. /* called for accesses between 0xa0000 and 0xc0000 */
  810. void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val)
  811. {
  812. int memory_map_mode, plane, write_mode, b, func_select, mask;
  813. uint32_t write_mask, bit_mask, set_mask;
  814. #ifdef DEBUG_VGA_MEM
  815. printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
  816. #endif
  817. /* convert to VGA memory offset */
  818. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  819. addr &= 0x1ffff;
  820. switch(memory_map_mode) {
  821. case 0:
  822. break;
  823. case 1:
  824. if (addr >= 0x10000)
  825. return;
  826. addr += s->bank_offset;
  827. break;
  828. case 2:
  829. addr -= 0x10000;
  830. if (addr >= 0x8000)
  831. return;
  832. break;
  833. default:
  834. case 3:
  835. addr -= 0x18000;
  836. if (addr >= 0x8000)
  837. return;
  838. break;
  839. }
  840. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  841. /* chain 4 mode : simplest access */
  842. plane = addr & 3;
  843. mask = (1 << plane);
  844. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  845. s->vram_ptr[addr] = val;
  846. #ifdef DEBUG_VGA_MEM
  847. printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
  848. #endif
  849. s->plane_updated |= mask; /* only used to detect font change */
  850. memory_region_set_dirty(&s->vram, addr, 1);
  851. }
  852. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  853. /* odd/even mode (aka text mode mapping) */
  854. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  855. mask = (1 << plane);
  856. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  857. addr = ((addr & ~1) << 1) | plane;
  858. s->vram_ptr[addr] = val;
  859. #ifdef DEBUG_VGA_MEM
  860. printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
  861. #endif
  862. s->plane_updated |= mask; /* only used to detect font change */
  863. memory_region_set_dirty(&s->vram, addr, 1);
  864. }
  865. } else {
  866. /* standard VGA latched access */
  867. write_mode = s->gr[VGA_GFX_MODE] & 3;
  868. switch(write_mode) {
  869. default:
  870. case 0:
  871. /* rotate */
  872. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  873. val = ((val >> b) | (val << (8 - b))) & 0xff;
  874. val |= val << 8;
  875. val |= val << 16;
  876. /* apply set/reset mask */
  877. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  878. val = (val & ~set_mask) |
  879. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  880. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  881. break;
  882. case 1:
  883. val = s->latch;
  884. goto do_write;
  885. case 2:
  886. val = mask16[val & 0x0f];
  887. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  888. break;
  889. case 3:
  890. /* rotate */
  891. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  892. val = (val >> b) | (val << (8 - b));
  893. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  894. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  895. break;
  896. }
  897. /* apply logical operation */
  898. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  899. switch(func_select) {
  900. case 0:
  901. default:
  902. /* nothing to do */
  903. break;
  904. case 1:
  905. /* and */
  906. val &= s->latch;
  907. break;
  908. case 2:
  909. /* or */
  910. val |= s->latch;
  911. break;
  912. case 3:
  913. /* xor */
  914. val ^= s->latch;
  915. break;
  916. }
  917. /* apply bit mask */
  918. bit_mask |= bit_mask << 8;
  919. bit_mask |= bit_mask << 16;
  920. val = (val & bit_mask) | (s->latch & ~bit_mask);
  921. do_write:
  922. /* mask data according to sr[2] */
  923. mask = s->sr[VGA_SEQ_PLANE_WRITE];
  924. s->plane_updated |= mask; /* only used to detect font change */
  925. write_mask = mask16[mask];
  926. ((uint32_t *)s->vram_ptr)[addr] =
  927. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  928. (val & write_mask);
  929. #ifdef DEBUG_VGA_MEM
  930. printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
  931. addr * 4, write_mask, val);
  932. #endif
  933. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  934. }
  935. }
  936. typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
  937. const uint8_t *font_ptr, int h,
  938. uint32_t fgcol, uint32_t bgcol);
  939. typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
  940. const uint8_t *font_ptr, int h,
  941. uint32_t fgcol, uint32_t bgcol, int dup9);
  942. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  943. const uint8_t *s, int width);
  944. #define DEPTH 8
  945. #include "vga_template.h"
  946. #define DEPTH 15
  947. #include "vga_template.h"
  948. #define BGR_FORMAT
  949. #define DEPTH 15
  950. #include "vga_template.h"
  951. #define DEPTH 16
  952. #include "vga_template.h"
  953. #define BGR_FORMAT
  954. #define DEPTH 16
  955. #include "vga_template.h"
  956. #define DEPTH 32
  957. #include "vga_template.h"
  958. #define BGR_FORMAT
  959. #define DEPTH 32
  960. #include "vga_template.h"
  961. static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
  962. {
  963. unsigned int col;
  964. col = rgb_to_pixel8(r, g, b);
  965. col |= col << 8;
  966. col |= col << 16;
  967. return col;
  968. }
  969. static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
  970. {
  971. unsigned int col;
  972. col = rgb_to_pixel15(r, g, b);
  973. col |= col << 16;
  974. return col;
  975. }
  976. static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
  977. unsigned int b)
  978. {
  979. unsigned int col;
  980. col = rgb_to_pixel15bgr(r, g, b);
  981. col |= col << 16;
  982. return col;
  983. }
  984. static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
  985. {
  986. unsigned int col;
  987. col = rgb_to_pixel16(r, g, b);
  988. col |= col << 16;
  989. return col;
  990. }
  991. static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
  992. unsigned int b)
  993. {
  994. unsigned int col;
  995. col = rgb_to_pixel16bgr(r, g, b);
  996. col |= col << 16;
  997. return col;
  998. }
  999. static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
  1000. {
  1001. unsigned int col;
  1002. col = rgb_to_pixel32(r, g, b);
  1003. return col;
  1004. }
  1005. static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
  1006. {
  1007. unsigned int col;
  1008. col = rgb_to_pixel32bgr(r, g, b);
  1009. return col;
  1010. }
  1011. /* return true if the palette was modified */
  1012. static int update_palette16(VGACommonState *s)
  1013. {
  1014. int full_update, i;
  1015. uint32_t v, col, *palette;
  1016. full_update = 0;
  1017. palette = s->last_palette;
  1018. for(i = 0; i < 16; i++) {
  1019. v = s->ar[i];
  1020. if (s->ar[VGA_ATC_MODE] & 0x80) {
  1021. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  1022. } else {
  1023. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  1024. }
  1025. v = v * 3;
  1026. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  1027. c6_to_8(s->palette[v + 1]),
  1028. c6_to_8(s->palette[v + 2]));
  1029. if (col != palette[i]) {
  1030. full_update = 1;
  1031. palette[i] = col;
  1032. }
  1033. }
  1034. return full_update;
  1035. }
  1036. /* return true if the palette was modified */
  1037. static int update_palette256(VGACommonState *s)
  1038. {
  1039. int full_update, i;
  1040. uint32_t v, col, *palette;
  1041. full_update = 0;
  1042. palette = s->last_palette;
  1043. v = 0;
  1044. for(i = 0; i < 256; i++) {
  1045. if (s->dac_8bit) {
  1046. col = s->rgb_to_pixel(s->palette[v],
  1047. s->palette[v + 1],
  1048. s->palette[v + 2]);
  1049. } else {
  1050. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  1051. c6_to_8(s->palette[v + 1]),
  1052. c6_to_8(s->palette[v + 2]));
  1053. }
  1054. if (col != palette[i]) {
  1055. full_update = 1;
  1056. palette[i] = col;
  1057. }
  1058. v += 3;
  1059. }
  1060. return full_update;
  1061. }
  1062. static void vga_get_offsets(VGACommonState *s,
  1063. uint32_t *pline_offset,
  1064. uint32_t *pstart_addr,
  1065. uint32_t *pline_compare)
  1066. {
  1067. uint32_t start_addr, line_offset, line_compare;
  1068. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1069. line_offset = s->vbe_line_offset;
  1070. start_addr = s->vbe_start_addr;
  1071. line_compare = 65535;
  1072. } else {
  1073. /* compute line_offset in bytes */
  1074. line_offset = s->cr[VGA_CRTC_OFFSET];
  1075. line_offset <<= 3;
  1076. /* starting address */
  1077. start_addr = s->cr[VGA_CRTC_START_LO] |
  1078. (s->cr[VGA_CRTC_START_HI] << 8);
  1079. /* line compare */
  1080. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1081. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1082. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1083. }
  1084. *pline_offset = line_offset;
  1085. *pstart_addr = start_addr;
  1086. *pline_compare = line_compare;
  1087. }
  1088. /* update start_addr and line_offset. Return TRUE if modified */
  1089. static int update_basic_params(VGACommonState *s)
  1090. {
  1091. int full_update;
  1092. uint32_t start_addr, line_offset, line_compare;
  1093. full_update = 0;
  1094. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1095. if (line_offset != s->line_offset ||
  1096. start_addr != s->start_addr ||
  1097. line_compare != s->line_compare) {
  1098. s->line_offset = line_offset;
  1099. s->start_addr = start_addr;
  1100. s->line_compare = line_compare;
  1101. full_update = 1;
  1102. }
  1103. return full_update;
  1104. }
  1105. #define NB_DEPTHS 7
  1106. static inline int get_depth_index(DisplaySurface *s)
  1107. {
  1108. switch (surface_bits_per_pixel(s)) {
  1109. default:
  1110. case 8:
  1111. return 0;
  1112. case 15:
  1113. return 1;
  1114. case 16:
  1115. return 2;
  1116. case 32:
  1117. if (is_surface_bgr(s)) {
  1118. return 4;
  1119. } else {
  1120. return 3;
  1121. }
  1122. }
  1123. }
  1124. static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
  1125. vga_draw_glyph8_8,
  1126. vga_draw_glyph8_16,
  1127. vga_draw_glyph8_16,
  1128. vga_draw_glyph8_32,
  1129. vga_draw_glyph8_32,
  1130. vga_draw_glyph8_16,
  1131. vga_draw_glyph8_16,
  1132. };
  1133. static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
  1134. vga_draw_glyph16_8,
  1135. vga_draw_glyph16_16,
  1136. vga_draw_glyph16_16,
  1137. vga_draw_glyph16_32,
  1138. vga_draw_glyph16_32,
  1139. vga_draw_glyph16_16,
  1140. vga_draw_glyph16_16,
  1141. };
  1142. static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
  1143. vga_draw_glyph9_8,
  1144. vga_draw_glyph9_16,
  1145. vga_draw_glyph9_16,
  1146. vga_draw_glyph9_32,
  1147. vga_draw_glyph9_32,
  1148. vga_draw_glyph9_16,
  1149. vga_draw_glyph9_16,
  1150. };
  1151. static const uint8_t cursor_glyph[32 * 4] = {
  1152. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1153. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1154. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1155. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1156. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1157. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1158. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1159. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1160. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1161. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1162. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1163. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1164. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1165. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1166. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1167. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1168. };
  1169. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1170. int *pcwidth, int *pcheight)
  1171. {
  1172. int width, cwidth, height, cheight;
  1173. /* total width & height */
  1174. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1175. cwidth = 8;
  1176. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1177. cwidth = 9;
  1178. }
  1179. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1180. cwidth = 16; /* NOTE: no 18 pixel wide */
  1181. }
  1182. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1183. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1184. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1185. height = 100;
  1186. } else {
  1187. height = s->cr[VGA_CRTC_V_DISP_END] |
  1188. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1189. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1190. height = (height + 1) / cheight;
  1191. }
  1192. *pwidth = width;
  1193. *pheight = height;
  1194. *pcwidth = cwidth;
  1195. *pcheight = cheight;
  1196. }
  1197. typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
  1198. static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
  1199. rgb_to_pixel8_dup,
  1200. rgb_to_pixel15_dup,
  1201. rgb_to_pixel16_dup,
  1202. rgb_to_pixel32_dup,
  1203. rgb_to_pixel32bgr_dup,
  1204. rgb_to_pixel15bgr_dup,
  1205. rgb_to_pixel16bgr_dup,
  1206. };
  1207. /*
  1208. * Text mode update
  1209. * Missing:
  1210. * - double scan
  1211. * - double width
  1212. * - underline
  1213. * - flashing
  1214. */
  1215. static void vga_draw_text(VGACommonState *s, int full_update)
  1216. {
  1217. DisplaySurface *surface = qemu_console_surface(s->con);
  1218. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1219. int cx_min, cx_max, linesize, x_incr, line, line1;
  1220. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1221. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1222. const uint8_t *font_ptr, *font_base[2];
  1223. int dup9, line_offset, depth_index;
  1224. uint32_t *palette;
  1225. uint32_t *ch_attr_ptr;
  1226. vga_draw_glyph8_func *vga_draw_glyph8;
  1227. vga_draw_glyph9_func *vga_draw_glyph9;
  1228. int64_t now = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1229. /* compute font data address (in plane 2) */
  1230. v = s->sr[VGA_SEQ_CHARACTER_MAP];
  1231. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1232. if (offset != s->font_offsets[0]) {
  1233. s->font_offsets[0] = offset;
  1234. full_update = 1;
  1235. }
  1236. font_base[0] = s->vram_ptr + offset;
  1237. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1238. font_base[1] = s->vram_ptr + offset;
  1239. if (offset != s->font_offsets[1]) {
  1240. s->font_offsets[1] = offset;
  1241. full_update = 1;
  1242. }
  1243. if (s->plane_updated & (1 << 2) || s->chain4_alias) {
  1244. /* if the plane 2 was modified since the last display, it
  1245. indicates the font may have been modified */
  1246. s->plane_updated = 0;
  1247. full_update = 1;
  1248. }
  1249. full_update |= update_basic_params(s);
  1250. line_offset = s->line_offset;
  1251. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1252. if ((height * width) <= 1) {
  1253. /* better than nothing: exit if transient size is too small */
  1254. return;
  1255. }
  1256. if ((height * width) > CH_ATTR_SIZE) {
  1257. /* better than nothing: exit if transient size is too big */
  1258. return;
  1259. }
  1260. if (width != s->last_width || height != s->last_height ||
  1261. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1262. s->last_scr_width = width * cw;
  1263. s->last_scr_height = height * cheight;
  1264. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1265. surface = qemu_console_surface(s->con);
  1266. dpy_text_resize(s->con, width, height);
  1267. s->last_depth = 0;
  1268. s->last_width = width;
  1269. s->last_height = height;
  1270. s->last_ch = cheight;
  1271. s->last_cw = cw;
  1272. full_update = 1;
  1273. }
  1274. s->rgb_to_pixel =
  1275. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1276. full_update |= update_palette16(s);
  1277. palette = s->last_palette;
  1278. x_incr = cw * surface_bytes_per_pixel(surface);
  1279. if (full_update) {
  1280. s->full_update_text = 1;
  1281. }
  1282. if (s->full_update_gfx) {
  1283. s->full_update_gfx = 0;
  1284. full_update |= 1;
  1285. }
  1286. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1287. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1288. if (cursor_offset != s->cursor_offset ||
  1289. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1290. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1291. /* if the cursor position changed, we update the old and new
  1292. chars */
  1293. if (s->cursor_offset < CH_ATTR_SIZE)
  1294. s->last_ch_attr[s->cursor_offset] = -1;
  1295. if (cursor_offset < CH_ATTR_SIZE)
  1296. s->last_ch_attr[cursor_offset] = -1;
  1297. s->cursor_offset = cursor_offset;
  1298. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1299. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1300. }
  1301. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1302. if (now >= s->cursor_blink_time) {
  1303. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1304. s->cursor_visible_phase = !s->cursor_visible_phase;
  1305. }
  1306. depth_index = get_depth_index(surface);
  1307. if (cw == 16)
  1308. vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
  1309. else
  1310. vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
  1311. vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
  1312. dest = surface_data(surface);
  1313. linesize = surface_stride(surface);
  1314. ch_attr_ptr = s->last_ch_attr;
  1315. line = 0;
  1316. offset = s->start_addr * 4;
  1317. for(cy = 0; cy < height; cy++) {
  1318. d1 = dest;
  1319. src = s->vram_ptr + offset;
  1320. cx_min = width;
  1321. cx_max = -1;
  1322. for(cx = 0; cx < width; cx++) {
  1323. ch_attr = *(uint16_t *)src;
  1324. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1325. if (cx < cx_min)
  1326. cx_min = cx;
  1327. if (cx > cx_max)
  1328. cx_max = cx;
  1329. *ch_attr_ptr = ch_attr;
  1330. #ifdef HOST_WORDS_BIGENDIAN
  1331. ch = ch_attr >> 8;
  1332. cattr = ch_attr & 0xff;
  1333. #else
  1334. ch = ch_attr & 0xff;
  1335. cattr = ch_attr >> 8;
  1336. #endif
  1337. font_ptr = font_base[(cattr >> 3) & 1];
  1338. font_ptr += 32 * 4 * ch;
  1339. bgcol = palette[cattr >> 4];
  1340. fgcol = palette[cattr & 0x0f];
  1341. if (cw != 9) {
  1342. vga_draw_glyph8(d1, linesize,
  1343. font_ptr, cheight, fgcol, bgcol);
  1344. } else {
  1345. dup9 = 0;
  1346. if (ch >= 0xb0 && ch <= 0xdf &&
  1347. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1348. dup9 = 1;
  1349. }
  1350. vga_draw_glyph9(d1, linesize,
  1351. font_ptr, cheight, fgcol, bgcol, dup9);
  1352. }
  1353. if (src == cursor_ptr &&
  1354. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1355. s->cursor_visible_phase) {
  1356. int line_start, line_last, h;
  1357. /* draw the cursor */
  1358. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1359. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1360. /* XXX: check that */
  1361. if (line_last > cheight - 1)
  1362. line_last = cheight - 1;
  1363. if (line_last >= line_start && line_start < cheight) {
  1364. h = line_last - line_start + 1;
  1365. d = d1 + linesize * line_start;
  1366. if (cw != 9) {
  1367. vga_draw_glyph8(d, linesize,
  1368. cursor_glyph, h, fgcol, bgcol);
  1369. } else {
  1370. vga_draw_glyph9(d, linesize,
  1371. cursor_glyph, h, fgcol, bgcol, 1);
  1372. }
  1373. }
  1374. }
  1375. }
  1376. d1 += x_incr;
  1377. src += 4;
  1378. ch_attr_ptr++;
  1379. }
  1380. if (cx_max != -1) {
  1381. dpy_gfx_update(s->con, cx_min * cw, cy * cheight,
  1382. (cx_max - cx_min + 1) * cw, cheight);
  1383. }
  1384. dest += linesize * cheight;
  1385. line1 = line + cheight;
  1386. offset += line_offset;
  1387. if (line < s->line_compare && line1 >= s->line_compare) {
  1388. offset = 0;
  1389. }
  1390. line = line1;
  1391. }
  1392. }
  1393. enum {
  1394. VGA_DRAW_LINE2,
  1395. VGA_DRAW_LINE2D2,
  1396. VGA_DRAW_LINE4,
  1397. VGA_DRAW_LINE4D2,
  1398. VGA_DRAW_LINE8D2,
  1399. VGA_DRAW_LINE8,
  1400. VGA_DRAW_LINE15,
  1401. VGA_DRAW_LINE16,
  1402. VGA_DRAW_LINE24,
  1403. VGA_DRAW_LINE32,
  1404. VGA_DRAW_LINE_NB,
  1405. };
  1406. static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
  1407. vga_draw_line2_8,
  1408. vga_draw_line2_16,
  1409. vga_draw_line2_16,
  1410. vga_draw_line2_32,
  1411. vga_draw_line2_32,
  1412. vga_draw_line2_16,
  1413. vga_draw_line2_16,
  1414. vga_draw_line2d2_8,
  1415. vga_draw_line2d2_16,
  1416. vga_draw_line2d2_16,
  1417. vga_draw_line2d2_32,
  1418. vga_draw_line2d2_32,
  1419. vga_draw_line2d2_16,
  1420. vga_draw_line2d2_16,
  1421. vga_draw_line4_8,
  1422. vga_draw_line4_16,
  1423. vga_draw_line4_16,
  1424. vga_draw_line4_32,
  1425. vga_draw_line4_32,
  1426. vga_draw_line4_16,
  1427. vga_draw_line4_16,
  1428. vga_draw_line4d2_8,
  1429. vga_draw_line4d2_16,
  1430. vga_draw_line4d2_16,
  1431. vga_draw_line4d2_32,
  1432. vga_draw_line4d2_32,
  1433. vga_draw_line4d2_16,
  1434. vga_draw_line4d2_16,
  1435. vga_draw_line8d2_8,
  1436. vga_draw_line8d2_16,
  1437. vga_draw_line8d2_16,
  1438. vga_draw_line8d2_32,
  1439. vga_draw_line8d2_32,
  1440. vga_draw_line8d2_16,
  1441. vga_draw_line8d2_16,
  1442. vga_draw_line8_8,
  1443. vga_draw_line8_16,
  1444. vga_draw_line8_16,
  1445. vga_draw_line8_32,
  1446. vga_draw_line8_32,
  1447. vga_draw_line8_16,
  1448. vga_draw_line8_16,
  1449. vga_draw_line15_8,
  1450. vga_draw_line15_15,
  1451. vga_draw_line15_16,
  1452. vga_draw_line15_32,
  1453. vga_draw_line15_32bgr,
  1454. vga_draw_line15_15bgr,
  1455. vga_draw_line15_16bgr,
  1456. vga_draw_line16_8,
  1457. vga_draw_line16_15,
  1458. vga_draw_line16_16,
  1459. vga_draw_line16_32,
  1460. vga_draw_line16_32bgr,
  1461. vga_draw_line16_15bgr,
  1462. vga_draw_line16_16bgr,
  1463. vga_draw_line24_8,
  1464. vga_draw_line24_15,
  1465. vga_draw_line24_16,
  1466. vga_draw_line24_32,
  1467. vga_draw_line24_32bgr,
  1468. vga_draw_line24_15bgr,
  1469. vga_draw_line24_16bgr,
  1470. vga_draw_line32_8,
  1471. vga_draw_line32_15,
  1472. vga_draw_line32_16,
  1473. vga_draw_line32_32,
  1474. vga_draw_line32_32bgr,
  1475. vga_draw_line32_15bgr,
  1476. vga_draw_line32_16bgr,
  1477. };
  1478. static int vga_get_bpp(VGACommonState *s)
  1479. {
  1480. int ret;
  1481. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1482. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1483. } else {
  1484. ret = 0;
  1485. }
  1486. return ret;
  1487. }
  1488. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1489. {
  1490. int width, height;
  1491. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1492. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1493. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1494. } else {
  1495. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1496. height = s->cr[VGA_CRTC_V_DISP_END] |
  1497. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1498. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1499. height = (height + 1);
  1500. }
  1501. *pwidth = width;
  1502. *pheight = height;
  1503. }
  1504. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1505. {
  1506. int y;
  1507. if (y1 >= VGA_MAX_HEIGHT)
  1508. return;
  1509. if (y2 >= VGA_MAX_HEIGHT)
  1510. y2 = VGA_MAX_HEIGHT;
  1511. for(y = y1; y < y2; y++) {
  1512. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1513. }
  1514. }
  1515. void vga_sync_dirty_bitmap(VGACommonState *s)
  1516. {
  1517. memory_region_sync_dirty_bitmap(&s->vram);
  1518. }
  1519. void vga_dirty_log_start(VGACommonState *s)
  1520. {
  1521. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1522. }
  1523. void vga_dirty_log_stop(VGACommonState *s)
  1524. {
  1525. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1526. }
  1527. /*
  1528. * graphic modes
  1529. */
  1530. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1531. {
  1532. DisplaySurface *surface = qemu_console_surface(s->con);
  1533. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1534. int width, height, shift_control, line_offset, bwidth, bits;
  1535. ram_addr_t page0, page1, page_min, page_max;
  1536. int disp_width, multi_scan, multi_run;
  1537. uint8_t *d;
  1538. uint32_t v, addr1, addr;
  1539. vga_draw_line_func *vga_draw_line;
  1540. #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
  1541. static const bool byteswap = false;
  1542. #else
  1543. static const bool byteswap = true;
  1544. #endif
  1545. full_update |= update_basic_params(s);
  1546. if (!full_update)
  1547. vga_sync_dirty_bitmap(s);
  1548. s->get_resolution(s, &width, &height);
  1549. disp_width = width;
  1550. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1551. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1552. if (shift_control != 1) {
  1553. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1554. - 1;
  1555. } else {
  1556. /* in CGA modes, multi_scan is ignored */
  1557. /* XXX: is it correct ? */
  1558. multi_scan = double_scan;
  1559. }
  1560. multi_run = multi_scan;
  1561. if (shift_control != s->shift_control ||
  1562. double_scan != s->double_scan) {
  1563. full_update = 1;
  1564. s->shift_control = shift_control;
  1565. s->double_scan = double_scan;
  1566. }
  1567. if (shift_control == 0) {
  1568. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1569. disp_width <<= 1;
  1570. }
  1571. } else if (shift_control == 1) {
  1572. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1573. disp_width <<= 1;
  1574. }
  1575. }
  1576. depth = s->get_bpp(s);
  1577. if (s->line_offset != s->last_line_offset ||
  1578. disp_width != s->last_width ||
  1579. height != s->last_height ||
  1580. s->last_depth != depth) {
  1581. if (depth == 32 || (depth == 16 && !byteswap)) {
  1582. surface = qemu_create_displaysurface_from(disp_width,
  1583. height, depth, s->line_offset,
  1584. s->vram_ptr + (s->start_addr * 4), byteswap);
  1585. dpy_gfx_replace_surface(s->con, surface);
  1586. } else {
  1587. qemu_console_resize(s->con, disp_width, height);
  1588. surface = qemu_console_surface(s->con);
  1589. }
  1590. s->last_scr_width = disp_width;
  1591. s->last_scr_height = height;
  1592. s->last_width = disp_width;
  1593. s->last_height = height;
  1594. s->last_line_offset = s->line_offset;
  1595. s->last_depth = depth;
  1596. full_update = 1;
  1597. } else if (is_buffer_shared(surface) &&
  1598. (full_update || surface_data(surface) != s->vram_ptr
  1599. + (s->start_addr * 4))) {
  1600. surface = qemu_create_displaysurface_from(disp_width,
  1601. height, depth, s->line_offset,
  1602. s->vram_ptr + (s->start_addr * 4), byteswap);
  1603. dpy_gfx_replace_surface(s->con, surface);
  1604. }
  1605. s->rgb_to_pixel =
  1606. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1607. if (shift_control == 0) {
  1608. full_update |= update_palette16(s);
  1609. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1610. v = VGA_DRAW_LINE4D2;
  1611. } else {
  1612. v = VGA_DRAW_LINE4;
  1613. }
  1614. bits = 4;
  1615. } else if (shift_control == 1) {
  1616. full_update |= update_palette16(s);
  1617. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1618. v = VGA_DRAW_LINE2D2;
  1619. } else {
  1620. v = VGA_DRAW_LINE2;
  1621. }
  1622. bits = 4;
  1623. } else {
  1624. switch(s->get_bpp(s)) {
  1625. default:
  1626. case 0:
  1627. full_update |= update_palette256(s);
  1628. v = VGA_DRAW_LINE8D2;
  1629. bits = 4;
  1630. break;
  1631. case 8:
  1632. full_update |= update_palette256(s);
  1633. v = VGA_DRAW_LINE8;
  1634. bits = 8;
  1635. break;
  1636. case 15:
  1637. v = VGA_DRAW_LINE15;
  1638. bits = 16;
  1639. break;
  1640. case 16:
  1641. v = VGA_DRAW_LINE16;
  1642. bits = 16;
  1643. break;
  1644. case 24:
  1645. v = VGA_DRAW_LINE24;
  1646. bits = 24;
  1647. break;
  1648. case 32:
  1649. v = VGA_DRAW_LINE32;
  1650. bits = 32;
  1651. break;
  1652. }
  1653. }
  1654. vga_draw_line = vga_draw_line_table[v * NB_DEPTHS +
  1655. get_depth_index(surface)];
  1656. if (!is_buffer_shared(surface) && s->cursor_invalidate) {
  1657. s->cursor_invalidate(s);
  1658. }
  1659. line_offset = s->line_offset;
  1660. #if 0
  1661. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1662. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1663. s->line_compare, s->sr[VGA_SEQ_CLOCK_MODE]);
  1664. #endif
  1665. addr1 = (s->start_addr * 4);
  1666. bwidth = (width * bits + 7) / 8;
  1667. y_start = -1;
  1668. page_min = -1;
  1669. page_max = 0;
  1670. d = surface_data(surface);
  1671. linesize = surface_stride(surface);
  1672. y1 = 0;
  1673. for(y = 0; y < height; y++) {
  1674. addr = addr1;
  1675. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1676. int shift;
  1677. /* CGA compatibility handling */
  1678. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1679. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1680. }
  1681. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1682. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1683. }
  1684. update = full_update;
  1685. page0 = addr;
  1686. page1 = addr + bwidth - 1;
  1687. update |= memory_region_get_dirty(&s->vram, page0, page1 - page0,
  1688. DIRTY_MEMORY_VGA);
  1689. /* explicit invalidation for the hardware cursor */
  1690. update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
  1691. if (update) {
  1692. if (y_start < 0)
  1693. y_start = y;
  1694. if (page0 < page_min)
  1695. page_min = page0;
  1696. if (page1 > page_max)
  1697. page_max = page1;
  1698. if (!(is_buffer_shared(surface))) {
  1699. vga_draw_line(s, d, s->vram_ptr + addr, width);
  1700. if (s->cursor_draw_line)
  1701. s->cursor_draw_line(s, d, y);
  1702. }
  1703. } else {
  1704. if (y_start >= 0) {
  1705. /* flush to display */
  1706. dpy_gfx_update(s->con, 0, y_start,
  1707. disp_width, y - y_start);
  1708. y_start = -1;
  1709. }
  1710. }
  1711. if (!multi_run) {
  1712. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1713. if ((y1 & mask) == mask)
  1714. addr1 += line_offset;
  1715. y1++;
  1716. multi_run = multi_scan;
  1717. } else {
  1718. multi_run--;
  1719. }
  1720. /* line compare acts on the displayed lines */
  1721. if (y == s->line_compare)
  1722. addr1 = 0;
  1723. d += linesize;
  1724. }
  1725. if (y_start >= 0) {
  1726. /* flush to display */
  1727. dpy_gfx_update(s->con, 0, y_start,
  1728. disp_width, y - y_start);
  1729. }
  1730. /* reset modified pages */
  1731. if (page_max >= page_min) {
  1732. memory_region_reset_dirty(&s->vram,
  1733. page_min,
  1734. page_max - page_min,
  1735. DIRTY_MEMORY_VGA);
  1736. }
  1737. memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
  1738. }
  1739. static void vga_draw_blank(VGACommonState *s, int full_update)
  1740. {
  1741. DisplaySurface *surface = qemu_console_surface(s->con);
  1742. int i, w, val;
  1743. uint8_t *d;
  1744. if (!full_update)
  1745. return;
  1746. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1747. return;
  1748. s->rgb_to_pixel =
  1749. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1750. if (surface_bits_per_pixel(surface) == 8) {
  1751. val = s->rgb_to_pixel(0, 0, 0);
  1752. } else {
  1753. val = 0;
  1754. }
  1755. w = s->last_scr_width * surface_bytes_per_pixel(surface);
  1756. d = surface_data(surface);
  1757. for(i = 0; i < s->last_scr_height; i++) {
  1758. memset(d, val, w);
  1759. d += surface_stride(surface);
  1760. }
  1761. dpy_gfx_update(s->con, 0, 0,
  1762. s->last_scr_width, s->last_scr_height);
  1763. }
  1764. #define GMODE_TEXT 0
  1765. #define GMODE_GRAPH 1
  1766. #define GMODE_BLANK 2
  1767. static void vga_update_display(void *opaque)
  1768. {
  1769. VGACommonState *s = opaque;
  1770. DisplaySurface *surface = qemu_console_surface(s->con);
  1771. int full_update, graphic_mode;
  1772. qemu_flush_coalesced_mmio_buffer();
  1773. if (surface_bits_per_pixel(surface) == 0) {
  1774. /* nothing to do */
  1775. } else {
  1776. full_update = 0;
  1777. if (!(s->ar_index & 0x20)) {
  1778. graphic_mode = GMODE_BLANK;
  1779. } else {
  1780. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1781. }
  1782. if (graphic_mode != s->graphic_mode) {
  1783. s->graphic_mode = graphic_mode;
  1784. s->cursor_blink_time = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1785. full_update = 1;
  1786. }
  1787. switch(graphic_mode) {
  1788. case GMODE_TEXT:
  1789. vga_draw_text(s, full_update);
  1790. break;
  1791. case GMODE_GRAPH:
  1792. vga_draw_graphic(s, full_update);
  1793. break;
  1794. case GMODE_BLANK:
  1795. default:
  1796. vga_draw_blank(s, full_update);
  1797. break;
  1798. }
  1799. }
  1800. }
  1801. /* force a full display refresh */
  1802. static void vga_invalidate_display(void *opaque)
  1803. {
  1804. VGACommonState *s = opaque;
  1805. s->last_width = -1;
  1806. s->last_height = -1;
  1807. }
  1808. void vga_common_reset(VGACommonState *s)
  1809. {
  1810. s->sr_index = 0;
  1811. memset(s->sr, '\0', sizeof(s->sr));
  1812. s->gr_index = 0;
  1813. memset(s->gr, '\0', sizeof(s->gr));
  1814. s->ar_index = 0;
  1815. memset(s->ar, '\0', sizeof(s->ar));
  1816. s->ar_flip_flop = 0;
  1817. s->cr_index = 0;
  1818. memset(s->cr, '\0', sizeof(s->cr));
  1819. s->msr = 0;
  1820. s->fcr = 0;
  1821. s->st00 = 0;
  1822. s->st01 = 0;
  1823. s->dac_state = 0;
  1824. s->dac_sub_index = 0;
  1825. s->dac_read_index = 0;
  1826. s->dac_write_index = 0;
  1827. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1828. s->dac_8bit = 0;
  1829. memset(s->palette, '\0', sizeof(s->palette));
  1830. s->bank_offset = 0;
  1831. s->vbe_index = 0;
  1832. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1833. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1834. s->vbe_start_addr = 0;
  1835. s->vbe_line_offset = 0;
  1836. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1837. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1838. s->graphic_mode = -1; /* force full update */
  1839. s->shift_control = 0;
  1840. s->double_scan = 0;
  1841. s->line_offset = 0;
  1842. s->line_compare = 0;
  1843. s->start_addr = 0;
  1844. s->plane_updated = 0;
  1845. s->last_cw = 0;
  1846. s->last_ch = 0;
  1847. s->last_width = 0;
  1848. s->last_height = 0;
  1849. s->last_scr_width = 0;
  1850. s->last_scr_height = 0;
  1851. s->cursor_start = 0;
  1852. s->cursor_end = 0;
  1853. s->cursor_offset = 0;
  1854. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1855. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1856. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1857. switch (vga_retrace_method) {
  1858. case VGA_RETRACE_DUMB:
  1859. break;
  1860. case VGA_RETRACE_PRECISE:
  1861. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1862. break;
  1863. }
  1864. vga_update_memory_access(s);
  1865. }
  1866. static void vga_reset(void *opaque)
  1867. {
  1868. VGACommonState *s = opaque;
  1869. vga_common_reset(s);
  1870. }
  1871. #define TEXTMODE_X(x) ((x) % width)
  1872. #define TEXTMODE_Y(x) ((x) / width)
  1873. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1874. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1875. /* relay text rendering to the display driver
  1876. * instead of doing a full vga_update_display() */
  1877. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1878. {
  1879. VGACommonState *s = opaque;
  1880. int graphic_mode, i, cursor_offset, cursor_visible;
  1881. int cw, cheight, width, height, size, c_min, c_max;
  1882. uint32_t *src;
  1883. console_ch_t *dst, val;
  1884. char msg_buffer[80];
  1885. int full_update = 0;
  1886. qemu_flush_coalesced_mmio_buffer();
  1887. if (!(s->ar_index & 0x20)) {
  1888. graphic_mode = GMODE_BLANK;
  1889. } else {
  1890. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1891. }
  1892. if (graphic_mode != s->graphic_mode) {
  1893. s->graphic_mode = graphic_mode;
  1894. full_update = 1;
  1895. }
  1896. if (s->last_width == -1) {
  1897. s->last_width = 0;
  1898. full_update = 1;
  1899. }
  1900. switch (graphic_mode) {
  1901. case GMODE_TEXT:
  1902. /* TODO: update palette */
  1903. full_update |= update_basic_params(s);
  1904. /* total width & height */
  1905. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1906. cw = 8;
  1907. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1908. cw = 9;
  1909. }
  1910. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1911. cw = 16; /* NOTE: no 18 pixel wide */
  1912. }
  1913. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1914. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1915. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1916. height = 100;
  1917. } else {
  1918. height = s->cr[VGA_CRTC_V_DISP_END] |
  1919. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1920. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1921. height = (height + 1) / cheight;
  1922. }
  1923. size = (height * width);
  1924. if (size > CH_ATTR_SIZE) {
  1925. if (!full_update)
  1926. return;
  1927. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1928. width, height);
  1929. break;
  1930. }
  1931. if (width != s->last_width || height != s->last_height ||
  1932. cw != s->last_cw || cheight != s->last_ch) {
  1933. s->last_scr_width = width * cw;
  1934. s->last_scr_height = height * cheight;
  1935. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1936. dpy_text_resize(s->con, width, height);
  1937. s->last_depth = 0;
  1938. s->last_width = width;
  1939. s->last_height = height;
  1940. s->last_ch = cheight;
  1941. s->last_cw = cw;
  1942. full_update = 1;
  1943. }
  1944. if (full_update) {
  1945. s->full_update_gfx = 1;
  1946. }
  1947. if (s->full_update_text) {
  1948. s->full_update_text = 0;
  1949. full_update |= 1;
  1950. }
  1951. /* Update "hardware" cursor */
  1952. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1953. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1954. if (cursor_offset != s->cursor_offset ||
  1955. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1956. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1957. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1958. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1959. dpy_text_cursor(s->con,
  1960. TEXTMODE_X(cursor_offset),
  1961. TEXTMODE_Y(cursor_offset));
  1962. else
  1963. dpy_text_cursor(s->con, -1, -1);
  1964. s->cursor_offset = cursor_offset;
  1965. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1966. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1967. }
  1968. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1969. dst = chardata;
  1970. if (full_update) {
  1971. for (i = 0; i < size; src ++, dst ++, i ++)
  1972. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1973. dpy_text_update(s->con, 0, 0, width, height);
  1974. } else {
  1975. c_max = 0;
  1976. for (i = 0; i < size; src ++, dst ++, i ++) {
  1977. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1978. if (*dst != val) {
  1979. *dst = val;
  1980. c_max = i;
  1981. break;
  1982. }
  1983. }
  1984. c_min = i;
  1985. for (; i < size; src ++, dst ++, i ++) {
  1986. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1987. if (*dst != val) {
  1988. *dst = val;
  1989. c_max = i;
  1990. }
  1991. }
  1992. if (c_min <= c_max) {
  1993. i = TEXTMODE_Y(c_min);
  1994. dpy_text_update(s->con, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1995. }
  1996. }
  1997. return;
  1998. case GMODE_GRAPH:
  1999. if (!full_update)
  2000. return;
  2001. s->get_resolution(s, &width, &height);
  2002. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  2003. width, height);
  2004. break;
  2005. case GMODE_BLANK:
  2006. default:
  2007. if (!full_update)
  2008. return;
  2009. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  2010. break;
  2011. }
  2012. /* Display a message */
  2013. s->last_width = 60;
  2014. s->last_height = height = 3;
  2015. dpy_text_cursor(s->con, -1, -1);
  2016. dpy_text_resize(s->con, s->last_width, height);
  2017. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  2018. console_write_ch(dst ++, ' ');
  2019. size = strlen(msg_buffer);
  2020. width = (s->last_width - size) / 2;
  2021. dst = chardata + s->last_width + width;
  2022. for (i = 0; i < size; i ++)
  2023. console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
  2024. dpy_text_update(s->con, 0, 0, s->last_width, height);
  2025. }
  2026. static uint64_t vga_mem_read(void *opaque, hwaddr addr,
  2027. unsigned size)
  2028. {
  2029. VGACommonState *s = opaque;
  2030. return vga_mem_readb(s, addr);
  2031. }
  2032. static void vga_mem_write(void *opaque, hwaddr addr,
  2033. uint64_t data, unsigned size)
  2034. {
  2035. VGACommonState *s = opaque;
  2036. return vga_mem_writeb(s, addr, data);
  2037. }
  2038. const MemoryRegionOps vga_mem_ops = {
  2039. .read = vga_mem_read,
  2040. .write = vga_mem_write,
  2041. .endianness = DEVICE_LITTLE_ENDIAN,
  2042. .impl = {
  2043. .min_access_size = 1,
  2044. .max_access_size = 1,
  2045. },
  2046. };
  2047. static int vga_common_post_load(void *opaque, int version_id)
  2048. {
  2049. VGACommonState *s = opaque;
  2050. /* force refresh */
  2051. s->graphic_mode = -1;
  2052. return 0;
  2053. }
  2054. const VMStateDescription vmstate_vga_common = {
  2055. .name = "vga",
  2056. .version_id = 2,
  2057. .minimum_version_id = 2,
  2058. .post_load = vga_common_post_load,
  2059. .fields = (VMStateField[]) {
  2060. VMSTATE_UINT32(latch, VGACommonState),
  2061. VMSTATE_UINT8(sr_index, VGACommonState),
  2062. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  2063. VMSTATE_UINT8(gr_index, VGACommonState),
  2064. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  2065. VMSTATE_UINT8(ar_index, VGACommonState),
  2066. VMSTATE_BUFFER(ar, VGACommonState),
  2067. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  2068. VMSTATE_UINT8(cr_index, VGACommonState),
  2069. VMSTATE_BUFFER(cr, VGACommonState),
  2070. VMSTATE_UINT8(msr, VGACommonState),
  2071. VMSTATE_UINT8(fcr, VGACommonState),
  2072. VMSTATE_UINT8(st00, VGACommonState),
  2073. VMSTATE_UINT8(st01, VGACommonState),
  2074. VMSTATE_UINT8(dac_state, VGACommonState),
  2075. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  2076. VMSTATE_UINT8(dac_read_index, VGACommonState),
  2077. VMSTATE_UINT8(dac_write_index, VGACommonState),
  2078. VMSTATE_BUFFER(dac_cache, VGACommonState),
  2079. VMSTATE_BUFFER(palette, VGACommonState),
  2080. VMSTATE_INT32(bank_offset, VGACommonState),
  2081. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
  2082. VMSTATE_UINT16(vbe_index, VGACommonState),
  2083. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  2084. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  2085. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  2086. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  2087. VMSTATE_END_OF_LIST()
  2088. }
  2089. };
  2090. static const GraphicHwOps vga_ops = {
  2091. .invalidate = vga_invalidate_display,
  2092. .gfx_update = vga_update_display,
  2093. .text_update = vga_update_text,
  2094. };
  2095. void vga_common_init(VGACommonState *s, Object *obj, bool global_vmstate)
  2096. {
  2097. int i, j, v, b;
  2098. for(i = 0;i < 256; i++) {
  2099. v = 0;
  2100. for(j = 0; j < 8; j++) {
  2101. v |= ((i >> j) & 1) << (j * 4);
  2102. }
  2103. expand4[i] = v;
  2104. v = 0;
  2105. for(j = 0; j < 4; j++) {
  2106. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2107. }
  2108. expand2[i] = v;
  2109. }
  2110. for(i = 0; i < 16; i++) {
  2111. v = 0;
  2112. for(j = 0; j < 4; j++) {
  2113. b = ((i >> j) & 1);
  2114. v |= b << (2 * j);
  2115. v |= b << (2 * j + 1);
  2116. }
  2117. expand4to8[i] = v;
  2118. }
  2119. /* valid range: 1 MB -> 256 MB */
  2120. s->vram_size = 1024 * 1024;
  2121. while (s->vram_size < (s->vram_size_mb << 20) &&
  2122. s->vram_size < (256 << 20)) {
  2123. s->vram_size <<= 1;
  2124. }
  2125. s->vram_size_mb = s->vram_size >> 20;
  2126. if (!s->vbe_size) {
  2127. s->vbe_size = s->vram_size;
  2128. }
  2129. s->is_vbe_vmstate = 1;
  2130. memory_region_init_ram(&s->vram, obj, "vga.vram", s->vram_size);
  2131. vmstate_register_ram(&s->vram, global_vmstate ? NULL : DEVICE(obj));
  2132. xen_register_framebuffer(&s->vram);
  2133. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2134. s->get_bpp = vga_get_bpp;
  2135. s->get_offsets = vga_get_offsets;
  2136. s->get_resolution = vga_get_resolution;
  2137. s->hw_ops = &vga_ops;
  2138. switch (vga_retrace_method) {
  2139. case VGA_RETRACE_DUMB:
  2140. s->retrace = vga_dumb_retrace;
  2141. s->update_retrace_info = vga_dumb_update_retrace_info;
  2142. break;
  2143. case VGA_RETRACE_PRECISE:
  2144. s->retrace = vga_precise_retrace;
  2145. s->update_retrace_info = vga_precise_update_retrace_info;
  2146. break;
  2147. }
  2148. vga_dirty_log_start(s);
  2149. }
  2150. static const MemoryRegionPortio vga_portio_list[] = {
  2151. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2152. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2153. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2154. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2155. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2156. PORTIO_END_OF_LIST(),
  2157. };
  2158. static const MemoryRegionPortio vbe_portio_list[] = {
  2159. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2160. # ifdef TARGET_I386
  2161. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2162. # endif
  2163. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2164. PORTIO_END_OF_LIST(),
  2165. };
  2166. /* Used by both ISA and PCI */
  2167. MemoryRegion *vga_init_io(VGACommonState *s, Object *obj,
  2168. const MemoryRegionPortio **vga_ports,
  2169. const MemoryRegionPortio **vbe_ports)
  2170. {
  2171. MemoryRegion *vga_mem;
  2172. *vga_ports = vga_portio_list;
  2173. *vbe_ports = vbe_portio_list;
  2174. vga_mem = g_malloc(sizeof(*vga_mem));
  2175. memory_region_init_io(vga_mem, obj, &vga_mem_ops, s,
  2176. "vga-lowmem", 0x20000);
  2177. memory_region_set_flush_coalesced(vga_mem);
  2178. return vga_mem;
  2179. }
  2180. void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space,
  2181. MemoryRegion *address_space_io, bool init_vga_ports)
  2182. {
  2183. MemoryRegion *vga_io_memory;
  2184. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2185. qemu_register_reset(vga_reset, s);
  2186. s->bank_offset = 0;
  2187. s->legacy_address_space = address_space;
  2188. vga_io_memory = vga_init_io(s, obj, &vga_ports, &vbe_ports);
  2189. memory_region_add_subregion_overlap(address_space,
  2190. isa_mem_base + 0x000a0000,
  2191. vga_io_memory,
  2192. 1);
  2193. memory_region_set_coalescing(vga_io_memory);
  2194. if (init_vga_ports) {
  2195. portio_list_init(&s->vga_port_list, obj, vga_ports, s, "vga");
  2196. portio_list_set_flush_coalesced(&s->vga_port_list);
  2197. portio_list_add(&s->vga_port_list, address_space_io, 0x3b0);
  2198. }
  2199. if (vbe_ports) {
  2200. portio_list_init(&s->vbe_port_list, obj, vbe_ports, s, "vbe");
  2201. portio_list_add(&s->vbe_port_list, address_space_io, 0x1ce);
  2202. }
  2203. }
  2204. void vga_init_vbe(VGACommonState *s, Object *obj, MemoryRegion *system_memory)
  2205. {
  2206. /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
  2207. * so use an alias to avoid double-mapping the same region.
  2208. */
  2209. memory_region_init_alias(&s->vram_vbe, obj, "vram.vbe",
  2210. &s->vram, 0, memory_region_size(&s->vram));
  2211. /* XXX: use optimized standard vga accesses */
  2212. memory_region_add_subregion(system_memory,
  2213. VBE_DISPI_LFB_PHYSICAL_ADDRESS,
  2214. &s->vram_vbe);
  2215. s->vbe_mapped = 1;
  2216. }