tcx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * QEMU TCX Frame buffer
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu-common.h"
  25. #include "ui/console.h"
  26. #include "ui/pixel_ops.h"
  27. #include "hw/loader.h"
  28. #include "hw/sysbus.h"
  29. #define TCX_ROM_FILE "QEMU,tcx.bin"
  30. #define FCODE_MAX_ROM_SIZE 0x10000
  31. #define MAXX 1024
  32. #define MAXY 768
  33. #define TCX_DAC_NREGS 16
  34. #define TCX_THC_NREGS_8 0x081c
  35. #define TCX_THC_NREGS_24 0x1000
  36. #define TCX_TEC_NREGS 0x1000
  37. #define TYPE_TCX "SUNW,tcx"
  38. #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX)
  39. typedef struct TCXState {
  40. SysBusDevice parent_obj;
  41. QemuConsole *con;
  42. uint8_t *vram;
  43. uint32_t *vram24, *cplane;
  44. hwaddr prom_addr;
  45. MemoryRegion rom;
  46. MemoryRegion vram_mem;
  47. MemoryRegion vram_8bit;
  48. MemoryRegion vram_24bit;
  49. MemoryRegion vram_cplane;
  50. MemoryRegion dac;
  51. MemoryRegion tec;
  52. MemoryRegion thc24;
  53. MemoryRegion thc8;
  54. ram_addr_t vram24_offset, cplane_offset;
  55. uint32_t vram_size;
  56. uint32_t palette[256];
  57. uint8_t r[256], g[256], b[256];
  58. uint16_t width, height, depth;
  59. uint8_t dac_index, dac_state;
  60. } TCXState;
  61. static void tcx_set_dirty(TCXState *s)
  62. {
  63. memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
  64. }
  65. static void tcx24_set_dirty(TCXState *s)
  66. {
  67. memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4);
  68. memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4);
  69. }
  70. static void update_palette_entries(TCXState *s, int start, int end)
  71. {
  72. DisplaySurface *surface = qemu_console_surface(s->con);
  73. int i;
  74. for (i = start; i < end; i++) {
  75. switch (surface_bits_per_pixel(surface)) {
  76. default:
  77. case 8:
  78. s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
  79. break;
  80. case 15:
  81. s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
  82. break;
  83. case 16:
  84. s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
  85. break;
  86. case 32:
  87. if (is_surface_bgr(surface)) {
  88. s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
  89. } else {
  90. s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
  91. }
  92. break;
  93. }
  94. }
  95. if (s->depth == 24) {
  96. tcx24_set_dirty(s);
  97. } else {
  98. tcx_set_dirty(s);
  99. }
  100. }
  101. static void tcx_draw_line32(TCXState *s1, uint8_t *d,
  102. const uint8_t *s, int width)
  103. {
  104. int x;
  105. uint8_t val;
  106. uint32_t *p = (uint32_t *)d;
  107. for(x = 0; x < width; x++) {
  108. val = *s++;
  109. *p++ = s1->palette[val];
  110. }
  111. }
  112. static void tcx_draw_line16(TCXState *s1, uint8_t *d,
  113. const uint8_t *s, int width)
  114. {
  115. int x;
  116. uint8_t val;
  117. uint16_t *p = (uint16_t *)d;
  118. for(x = 0; x < width; x++) {
  119. val = *s++;
  120. *p++ = s1->palette[val];
  121. }
  122. }
  123. static void tcx_draw_line8(TCXState *s1, uint8_t *d,
  124. const uint8_t *s, int width)
  125. {
  126. int x;
  127. uint8_t val;
  128. for(x = 0; x < width; x++) {
  129. val = *s++;
  130. *d++ = s1->palette[val];
  131. }
  132. }
  133. /*
  134. XXX Could be much more optimal:
  135. * detect if line/page/whole screen is in 24 bit mode
  136. * if destination is also BGR, use memcpy
  137. */
  138. static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
  139. const uint8_t *s, int width,
  140. const uint32_t *cplane,
  141. const uint32_t *s24)
  142. {
  143. DisplaySurface *surface = qemu_console_surface(s1->con);
  144. int x, bgr, r, g, b;
  145. uint8_t val, *p8;
  146. uint32_t *p = (uint32_t *)d;
  147. uint32_t dval;
  148. bgr = is_surface_bgr(surface);
  149. for(x = 0; x < width; x++, s++, s24++) {
  150. if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
  151. // 24-bit direct, BGR order
  152. p8 = (uint8_t *)s24;
  153. p8++;
  154. b = *p8++;
  155. g = *p8++;
  156. r = *p8;
  157. if (bgr)
  158. dval = rgb_to_pixel32bgr(r, g, b);
  159. else
  160. dval = rgb_to_pixel32(r, g, b);
  161. } else {
  162. val = *s;
  163. dval = s1->palette[val];
  164. }
  165. *p++ = dval;
  166. }
  167. }
  168. static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24,
  169. ram_addr_t cpage)
  170. {
  171. int ret;
  172. ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
  173. DIRTY_MEMORY_VGA);
  174. ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
  175. DIRTY_MEMORY_VGA);
  176. ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
  177. DIRTY_MEMORY_VGA);
  178. return ret;
  179. }
  180. static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
  181. ram_addr_t page_max, ram_addr_t page24,
  182. ram_addr_t cpage)
  183. {
  184. memory_region_reset_dirty(&ts->vram_mem,
  185. page_min,
  186. (page_max - page_min) + TARGET_PAGE_SIZE,
  187. DIRTY_MEMORY_VGA);
  188. memory_region_reset_dirty(&ts->vram_mem,
  189. page24 + page_min * 4,
  190. (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
  191. DIRTY_MEMORY_VGA);
  192. memory_region_reset_dirty(&ts->vram_mem,
  193. cpage + page_min * 4,
  194. (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
  195. DIRTY_MEMORY_VGA);
  196. }
  197. /* Fixed line length 1024 allows us to do nice tricks not possible on
  198. VGA... */
  199. static void tcx_update_display(void *opaque)
  200. {
  201. TCXState *ts = opaque;
  202. DisplaySurface *surface = qemu_console_surface(ts->con);
  203. ram_addr_t page, page_min, page_max;
  204. int y, y_start, dd, ds;
  205. uint8_t *d, *s;
  206. void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
  207. if (surface_bits_per_pixel(surface) == 0) {
  208. return;
  209. }
  210. page = 0;
  211. y_start = -1;
  212. page_min = -1;
  213. page_max = 0;
  214. d = surface_data(surface);
  215. s = ts->vram;
  216. dd = surface_stride(surface);
  217. ds = 1024;
  218. switch (surface_bits_per_pixel(surface)) {
  219. case 32:
  220. f = tcx_draw_line32;
  221. break;
  222. case 15:
  223. case 16:
  224. f = tcx_draw_line16;
  225. break;
  226. default:
  227. case 8:
  228. f = tcx_draw_line8;
  229. break;
  230. case 0:
  231. return;
  232. }
  233. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
  234. if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
  235. DIRTY_MEMORY_VGA)) {
  236. if (y_start < 0)
  237. y_start = y;
  238. if (page < page_min)
  239. page_min = page;
  240. if (page > page_max)
  241. page_max = page;
  242. f(ts, d, s, ts->width);
  243. d += dd;
  244. s += ds;
  245. f(ts, d, s, ts->width);
  246. d += dd;
  247. s += ds;
  248. f(ts, d, s, ts->width);
  249. d += dd;
  250. s += ds;
  251. f(ts, d, s, ts->width);
  252. d += dd;
  253. s += ds;
  254. } else {
  255. if (y_start >= 0) {
  256. /* flush to display */
  257. dpy_gfx_update(ts->con, 0, y_start,
  258. ts->width, y - y_start);
  259. y_start = -1;
  260. }
  261. d += dd * 4;
  262. s += ds * 4;
  263. }
  264. }
  265. if (y_start >= 0) {
  266. /* flush to display */
  267. dpy_gfx_update(ts->con, 0, y_start,
  268. ts->width, y - y_start);
  269. }
  270. /* reset modified pages */
  271. if (page_max >= page_min) {
  272. memory_region_reset_dirty(&ts->vram_mem,
  273. page_min,
  274. (page_max - page_min) + TARGET_PAGE_SIZE,
  275. DIRTY_MEMORY_VGA);
  276. }
  277. }
  278. static void tcx24_update_display(void *opaque)
  279. {
  280. TCXState *ts = opaque;
  281. DisplaySurface *surface = qemu_console_surface(ts->con);
  282. ram_addr_t page, page_min, page_max, cpage, page24;
  283. int y, y_start, dd, ds;
  284. uint8_t *d, *s;
  285. uint32_t *cptr, *s24;
  286. if (surface_bits_per_pixel(surface) != 32) {
  287. return;
  288. }
  289. page = 0;
  290. page24 = ts->vram24_offset;
  291. cpage = ts->cplane_offset;
  292. y_start = -1;
  293. page_min = -1;
  294. page_max = 0;
  295. d = surface_data(surface);
  296. s = ts->vram;
  297. s24 = ts->vram24;
  298. cptr = ts->cplane;
  299. dd = surface_stride(surface);
  300. ds = 1024;
  301. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
  302. page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
  303. if (check_dirty(ts, page, page24, cpage)) {
  304. if (y_start < 0)
  305. y_start = y;
  306. if (page < page_min)
  307. page_min = page;
  308. if (page > page_max)
  309. page_max = page;
  310. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  311. d += dd;
  312. s += ds;
  313. cptr += ds;
  314. s24 += ds;
  315. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  316. d += dd;
  317. s += ds;
  318. cptr += ds;
  319. s24 += ds;
  320. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  321. d += dd;
  322. s += ds;
  323. cptr += ds;
  324. s24 += ds;
  325. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  326. d += dd;
  327. s += ds;
  328. cptr += ds;
  329. s24 += ds;
  330. } else {
  331. if (y_start >= 0) {
  332. /* flush to display */
  333. dpy_gfx_update(ts->con, 0, y_start,
  334. ts->width, y - y_start);
  335. y_start = -1;
  336. }
  337. d += dd * 4;
  338. s += ds * 4;
  339. cptr += ds * 4;
  340. s24 += ds * 4;
  341. }
  342. }
  343. if (y_start >= 0) {
  344. /* flush to display */
  345. dpy_gfx_update(ts->con, 0, y_start,
  346. ts->width, y - y_start);
  347. }
  348. /* reset modified pages */
  349. if (page_max >= page_min) {
  350. reset_dirty(ts, page_min, page_max, page24, cpage);
  351. }
  352. }
  353. static void tcx_invalidate_display(void *opaque)
  354. {
  355. TCXState *s = opaque;
  356. tcx_set_dirty(s);
  357. qemu_console_resize(s->con, s->width, s->height);
  358. }
  359. static void tcx24_invalidate_display(void *opaque)
  360. {
  361. TCXState *s = opaque;
  362. tcx_set_dirty(s);
  363. tcx24_set_dirty(s);
  364. qemu_console_resize(s->con, s->width, s->height);
  365. }
  366. static int vmstate_tcx_post_load(void *opaque, int version_id)
  367. {
  368. TCXState *s = opaque;
  369. update_palette_entries(s, 0, 256);
  370. if (s->depth == 24) {
  371. tcx24_set_dirty(s);
  372. } else {
  373. tcx_set_dirty(s);
  374. }
  375. return 0;
  376. }
  377. static const VMStateDescription vmstate_tcx = {
  378. .name ="tcx",
  379. .version_id = 4,
  380. .minimum_version_id = 4,
  381. .post_load = vmstate_tcx_post_load,
  382. .fields = (VMStateField[]) {
  383. VMSTATE_UINT16(height, TCXState),
  384. VMSTATE_UINT16(width, TCXState),
  385. VMSTATE_UINT16(depth, TCXState),
  386. VMSTATE_BUFFER(r, TCXState),
  387. VMSTATE_BUFFER(g, TCXState),
  388. VMSTATE_BUFFER(b, TCXState),
  389. VMSTATE_UINT8(dac_index, TCXState),
  390. VMSTATE_UINT8(dac_state, TCXState),
  391. VMSTATE_END_OF_LIST()
  392. }
  393. };
  394. static void tcx_reset(DeviceState *d)
  395. {
  396. TCXState *s = TCX(d);
  397. /* Initialize palette */
  398. memset(s->r, 0, 256);
  399. memset(s->g, 0, 256);
  400. memset(s->b, 0, 256);
  401. s->r[255] = s->g[255] = s->b[255] = 255;
  402. update_palette_entries(s, 0, 256);
  403. memset(s->vram, 0, MAXX*MAXY);
  404. memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
  405. DIRTY_MEMORY_VGA);
  406. s->dac_index = 0;
  407. s->dac_state = 0;
  408. }
  409. static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
  410. unsigned size)
  411. {
  412. return 0;
  413. }
  414. static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
  415. unsigned size)
  416. {
  417. TCXState *s = opaque;
  418. switch (addr) {
  419. case 0:
  420. s->dac_index = val >> 24;
  421. s->dac_state = 0;
  422. break;
  423. case 4:
  424. switch (s->dac_state) {
  425. case 0:
  426. s->r[s->dac_index] = val >> 24;
  427. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  428. s->dac_state++;
  429. break;
  430. case 1:
  431. s->g[s->dac_index] = val >> 24;
  432. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  433. s->dac_state++;
  434. break;
  435. case 2:
  436. s->b[s->dac_index] = val >> 24;
  437. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  438. s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
  439. default:
  440. s->dac_state = 0;
  441. break;
  442. }
  443. break;
  444. default:
  445. break;
  446. }
  447. }
  448. static const MemoryRegionOps tcx_dac_ops = {
  449. .read = tcx_dac_readl,
  450. .write = tcx_dac_writel,
  451. .endianness = DEVICE_NATIVE_ENDIAN,
  452. .valid = {
  453. .min_access_size = 4,
  454. .max_access_size = 4,
  455. },
  456. };
  457. static uint64_t dummy_readl(void *opaque, hwaddr addr,
  458. unsigned size)
  459. {
  460. return 0;
  461. }
  462. static void dummy_writel(void *opaque, hwaddr addr,
  463. uint64_t val, unsigned size)
  464. {
  465. }
  466. static const MemoryRegionOps dummy_ops = {
  467. .read = dummy_readl,
  468. .write = dummy_writel,
  469. .endianness = DEVICE_NATIVE_ENDIAN,
  470. .valid = {
  471. .min_access_size = 4,
  472. .max_access_size = 4,
  473. },
  474. };
  475. static const GraphicHwOps tcx_ops = {
  476. .invalidate = tcx_invalidate_display,
  477. .gfx_update = tcx_update_display,
  478. };
  479. static const GraphicHwOps tcx24_ops = {
  480. .invalidate = tcx24_invalidate_display,
  481. .gfx_update = tcx24_update_display,
  482. };
  483. static void tcx_initfn(Object *obj)
  484. {
  485. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  486. TCXState *s = TCX(obj);
  487. memory_region_init_ram(&s->rom, NULL, "tcx.prom", FCODE_MAX_ROM_SIZE);
  488. memory_region_set_readonly(&s->rom, true);
  489. sysbus_init_mmio(sbd, &s->rom);
  490. /* DAC */
  491. memory_region_init_io(&s->dac, OBJECT(s), &tcx_dac_ops, s,
  492. "tcx.dac", TCX_DAC_NREGS);
  493. sysbus_init_mmio(sbd, &s->dac);
  494. /* TEC (dummy) */
  495. memory_region_init_io(&s->tec, OBJECT(s), &dummy_ops, s,
  496. "tcx.tec", TCX_TEC_NREGS);
  497. sysbus_init_mmio(sbd, &s->tec);
  498. /* THC: NetBSD writes here even with 8-bit display: dummy */
  499. memory_region_init_io(&s->thc24, OBJECT(s), &dummy_ops, s, "tcx.thc24",
  500. TCX_THC_NREGS_24);
  501. sysbus_init_mmio(sbd, &s->thc24);
  502. return;
  503. }
  504. static void tcx_realizefn(DeviceState *dev, Error **errp)
  505. {
  506. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  507. TCXState *s = TCX(dev);
  508. ram_addr_t vram_offset = 0;
  509. int size, ret;
  510. uint8_t *vram_base;
  511. char *fcode_filename;
  512. memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram",
  513. s->vram_size * (1 + 4 + 4));
  514. vmstate_register_ram_global(&s->vram_mem);
  515. vram_base = memory_region_get_ram_ptr(&s->vram_mem);
  516. /* FCode ROM */
  517. vmstate_register_ram_global(&s->rom);
  518. fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
  519. if (fcode_filename) {
  520. ret = load_image_targphys(fcode_filename, s->prom_addr,
  521. FCODE_MAX_ROM_SIZE);
  522. if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
  523. error_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
  524. }
  525. }
  526. /* 8-bit plane */
  527. s->vram = vram_base;
  528. size = s->vram_size;
  529. memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
  530. &s->vram_mem, vram_offset, size);
  531. sysbus_init_mmio(sbd, &s->vram_8bit);
  532. vram_offset += size;
  533. vram_base += size;
  534. if (s->depth == 24) {
  535. /* 24-bit plane */
  536. size = s->vram_size * 4;
  537. s->vram24 = (uint32_t *)vram_base;
  538. s->vram24_offset = vram_offset;
  539. memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
  540. &s->vram_mem, vram_offset, size);
  541. sysbus_init_mmio(sbd, &s->vram_24bit);
  542. vram_offset += size;
  543. vram_base += size;
  544. /* Control plane */
  545. size = s->vram_size * 4;
  546. s->cplane = (uint32_t *)vram_base;
  547. s->cplane_offset = vram_offset;
  548. memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
  549. &s->vram_mem, vram_offset, size);
  550. sysbus_init_mmio(sbd, &s->vram_cplane);
  551. s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s);
  552. } else {
  553. /* THC 8 bit (dummy) */
  554. memory_region_init_io(&s->thc8, OBJECT(s), &dummy_ops, s, "tcx.thc8",
  555. TCX_THC_NREGS_8);
  556. sysbus_init_mmio(sbd, &s->thc8);
  557. s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s);
  558. }
  559. qemu_console_resize(s->con, s->width, s->height);
  560. }
  561. static Property tcx_properties[] = {
  562. DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
  563. DEFINE_PROP_UINT16("width", TCXState, width, -1),
  564. DEFINE_PROP_UINT16("height", TCXState, height, -1),
  565. DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
  566. DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1),
  567. DEFINE_PROP_END_OF_LIST(),
  568. };
  569. static void tcx_class_init(ObjectClass *klass, void *data)
  570. {
  571. DeviceClass *dc = DEVICE_CLASS(klass);
  572. dc->realize = tcx_realizefn;
  573. dc->reset = tcx_reset;
  574. dc->vmsd = &vmstate_tcx;
  575. dc->props = tcx_properties;
  576. }
  577. static const TypeInfo tcx_info = {
  578. .name = TYPE_TCX,
  579. .parent = TYPE_SYS_BUS_DEVICE,
  580. .instance_size = sizeof(TCXState),
  581. .instance_init = tcx_initfn,
  582. .class_init = tcx_class_init,
  583. };
  584. static void tcx_register_types(void)
  585. {
  586. type_register_static(&tcx_info);
  587. }
  588. type_init(tcx_register_types)