hpet.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * High Precisition Event Timer emulation
  3. *
  4. * Copyright (c) 2007 Alexander Graf
  5. * Copyright (c) 2008 IBM Corporation
  6. *
  7. * Authors: Beth Kon <bkon@us.ibm.com>
  8. *
  9. * This library is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU Lesser General Public
  11. * License as published by the Free Software Foundation; either
  12. * version 2 of the License, or (at your option) any later version.
  13. *
  14. * This library is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * Lesser General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU Lesser General Public
  20. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  21. *
  22. * *****************************************************************
  23. *
  24. * This driver attempts to emulate an HPET device in software.
  25. */
  26. #include "hw/hw.h"
  27. #include "hw/i386/pc.h"
  28. #include "ui/console.h"
  29. #include "qemu/timer.h"
  30. #include "hw/timer/hpet.h"
  31. #include "hw/sysbus.h"
  32. #include "hw/timer/mc146818rtc.h"
  33. #include "hw/timer/i8254.h"
  34. //#define HPET_DEBUG
  35. #ifdef HPET_DEBUG
  36. #define DPRINTF printf
  37. #else
  38. #define DPRINTF(...)
  39. #endif
  40. #define HPET_MSI_SUPPORT 0
  41. #define HPET(obj) OBJECT_CHECK(HPETState, (obj), TYPE_HPET)
  42. struct HPETState;
  43. typedef struct HPETTimer { /* timers */
  44. uint8_t tn; /*timer number*/
  45. QEMUTimer *qemu_timer;
  46. struct HPETState *state;
  47. /* Memory-mapped, software visible timer registers */
  48. uint64_t config; /* configuration/cap */
  49. uint64_t cmp; /* comparator */
  50. uint64_t fsb; /* FSB route */
  51. /* Hidden register state */
  52. uint64_t period; /* Last value written to comparator */
  53. uint8_t wrap_flag; /* timer pop will indicate wrap for one-shot 32-bit
  54. * mode. Next pop will be actual timer expiration.
  55. */
  56. } HPETTimer;
  57. typedef struct HPETState {
  58. /*< private >*/
  59. SysBusDevice parent_obj;
  60. /*< public >*/
  61. MemoryRegion iomem;
  62. uint64_t hpet_offset;
  63. qemu_irq irqs[HPET_NUM_IRQ_ROUTES];
  64. uint32_t flags;
  65. uint8_t rtc_irq_level;
  66. qemu_irq pit_enabled;
  67. uint8_t num_timers;
  68. uint32_t intcap;
  69. HPETTimer timer[HPET_MAX_TIMERS];
  70. /* Memory-mapped, software visible registers */
  71. uint64_t capability; /* capabilities */
  72. uint64_t config; /* configuration */
  73. uint64_t isr; /* interrupt status reg */
  74. uint64_t hpet_counter; /* main counter */
  75. uint8_t hpet_id; /* instance id */
  76. } HPETState;
  77. static uint32_t hpet_in_legacy_mode(HPETState *s)
  78. {
  79. return s->config & HPET_CFG_LEGACY;
  80. }
  81. static uint32_t timer_int_route(struct HPETTimer *timer)
  82. {
  83. return (timer->config & HPET_TN_INT_ROUTE_MASK) >> HPET_TN_INT_ROUTE_SHIFT;
  84. }
  85. static uint32_t timer_fsb_route(HPETTimer *t)
  86. {
  87. return t->config & HPET_TN_FSB_ENABLE;
  88. }
  89. static uint32_t hpet_enabled(HPETState *s)
  90. {
  91. return s->config & HPET_CFG_ENABLE;
  92. }
  93. static uint32_t timer_is_periodic(HPETTimer *t)
  94. {
  95. return t->config & HPET_TN_PERIODIC;
  96. }
  97. static uint32_t timer_enabled(HPETTimer *t)
  98. {
  99. return t->config & HPET_TN_ENABLE;
  100. }
  101. static uint32_t hpet_time_after(uint64_t a, uint64_t b)
  102. {
  103. return ((int32_t)(b) - (int32_t)(a) < 0);
  104. }
  105. static uint32_t hpet_time_after64(uint64_t a, uint64_t b)
  106. {
  107. return ((int64_t)(b) - (int64_t)(a) < 0);
  108. }
  109. static uint64_t ticks_to_ns(uint64_t value)
  110. {
  111. return (muldiv64(value, HPET_CLK_PERIOD, FS_PER_NS));
  112. }
  113. static uint64_t ns_to_ticks(uint64_t value)
  114. {
  115. return (muldiv64(value, FS_PER_NS, HPET_CLK_PERIOD));
  116. }
  117. static uint64_t hpet_fixup_reg(uint64_t new, uint64_t old, uint64_t mask)
  118. {
  119. new &= mask;
  120. new |= old & ~mask;
  121. return new;
  122. }
  123. static int activating_bit(uint64_t old, uint64_t new, uint64_t mask)
  124. {
  125. return (!(old & mask) && (new & mask));
  126. }
  127. static int deactivating_bit(uint64_t old, uint64_t new, uint64_t mask)
  128. {
  129. return ((old & mask) && !(new & mask));
  130. }
  131. static uint64_t hpet_get_ticks(HPETState *s)
  132. {
  133. return ns_to_ticks(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->hpet_offset);
  134. }
  135. /*
  136. * calculate diff between comparator value and current ticks
  137. */
  138. static inline uint64_t hpet_calculate_diff(HPETTimer *t, uint64_t current)
  139. {
  140. if (t->config & HPET_TN_32BIT) {
  141. uint32_t diff, cmp;
  142. cmp = (uint32_t)t->cmp;
  143. diff = cmp - (uint32_t)current;
  144. diff = (int32_t)diff > 0 ? diff : (uint32_t)1;
  145. return (uint64_t)diff;
  146. } else {
  147. uint64_t diff, cmp;
  148. cmp = t->cmp;
  149. diff = cmp - current;
  150. diff = (int64_t)diff > 0 ? diff : (uint64_t)1;
  151. return diff;
  152. }
  153. }
  154. static void update_irq(struct HPETTimer *timer, int set)
  155. {
  156. uint64_t mask;
  157. HPETState *s;
  158. int route;
  159. if (timer->tn <= 1 && hpet_in_legacy_mode(timer->state)) {
  160. /* if LegacyReplacementRoute bit is set, HPET specification requires
  161. * timer0 be routed to IRQ0 in NON-APIC or IRQ2 in the I/O APIC,
  162. * timer1 be routed to IRQ8 in NON-APIC or IRQ8 in the I/O APIC.
  163. */
  164. route = (timer->tn == 0) ? 0 : RTC_ISA_IRQ;
  165. } else {
  166. route = timer_int_route(timer);
  167. }
  168. s = timer->state;
  169. mask = 1 << timer->tn;
  170. if (!set || !timer_enabled(timer) || !hpet_enabled(timer->state)) {
  171. s->isr &= ~mask;
  172. if (!timer_fsb_route(timer)) {
  173. /* fold the ICH PIRQ# pin's internal inversion logic into hpet */
  174. if (route >= ISA_NUM_IRQS) {
  175. qemu_irq_raise(s->irqs[route]);
  176. } else {
  177. qemu_irq_lower(s->irqs[route]);
  178. }
  179. }
  180. } else if (timer_fsb_route(timer)) {
  181. stl_le_phys(&address_space_memory,
  182. timer->fsb >> 32, timer->fsb & 0xffffffff);
  183. } else if (timer->config & HPET_TN_TYPE_LEVEL) {
  184. s->isr |= mask;
  185. /* fold the ICH PIRQ# pin's internal inversion logic into hpet */
  186. if (route >= ISA_NUM_IRQS) {
  187. qemu_irq_lower(s->irqs[route]);
  188. } else {
  189. qemu_irq_raise(s->irqs[route]);
  190. }
  191. } else {
  192. s->isr &= ~mask;
  193. qemu_irq_pulse(s->irqs[route]);
  194. }
  195. }
  196. static void hpet_pre_save(void *opaque)
  197. {
  198. HPETState *s = opaque;
  199. /* save current counter value */
  200. s->hpet_counter = hpet_get_ticks(s);
  201. }
  202. static int hpet_pre_load(void *opaque)
  203. {
  204. HPETState *s = opaque;
  205. /* version 1 only supports 3, later versions will load the actual value */
  206. s->num_timers = HPET_MIN_TIMERS;
  207. return 0;
  208. }
  209. static bool hpet_validate_num_timers(void *opaque, int version_id)
  210. {
  211. HPETState *s = opaque;
  212. if (s->num_timers < HPET_MIN_TIMERS) {
  213. return false;
  214. } else if (s->num_timers > HPET_MAX_TIMERS) {
  215. return false;
  216. }
  217. return true;
  218. }
  219. static int hpet_post_load(void *opaque, int version_id)
  220. {
  221. HPETState *s = opaque;
  222. /* Recalculate the offset between the main counter and guest time */
  223. s->hpet_offset = ticks_to_ns(s->hpet_counter) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  224. /* Push number of timers into capability returned via HPET_ID */
  225. s->capability &= ~HPET_ID_NUM_TIM_MASK;
  226. s->capability |= (s->num_timers - 1) << HPET_ID_NUM_TIM_SHIFT;
  227. hpet_cfg.hpet[s->hpet_id].event_timer_block_id = (uint32_t)s->capability;
  228. /* Derive HPET_MSI_SUPPORT from the capability of the first timer. */
  229. s->flags &= ~(1 << HPET_MSI_SUPPORT);
  230. if (s->timer[0].config & HPET_TN_FSB_CAP) {
  231. s->flags |= 1 << HPET_MSI_SUPPORT;
  232. }
  233. return 0;
  234. }
  235. static bool hpet_rtc_irq_level_needed(void *opaque)
  236. {
  237. HPETState *s = opaque;
  238. return s->rtc_irq_level != 0;
  239. }
  240. static const VMStateDescription vmstate_hpet_rtc_irq_level = {
  241. .name = "hpet/rtc_irq_level",
  242. .version_id = 1,
  243. .minimum_version_id = 1,
  244. .minimum_version_id_old = 1,
  245. .fields = (VMStateField[]) {
  246. VMSTATE_UINT8(rtc_irq_level, HPETState),
  247. VMSTATE_END_OF_LIST()
  248. }
  249. };
  250. static const VMStateDescription vmstate_hpet_timer = {
  251. .name = "hpet_timer",
  252. .version_id = 1,
  253. .minimum_version_id = 1,
  254. .minimum_version_id_old = 1,
  255. .fields = (VMStateField []) {
  256. VMSTATE_UINT8(tn, HPETTimer),
  257. VMSTATE_UINT64(config, HPETTimer),
  258. VMSTATE_UINT64(cmp, HPETTimer),
  259. VMSTATE_UINT64(fsb, HPETTimer),
  260. VMSTATE_UINT64(period, HPETTimer),
  261. VMSTATE_UINT8(wrap_flag, HPETTimer),
  262. VMSTATE_TIMER(qemu_timer, HPETTimer),
  263. VMSTATE_END_OF_LIST()
  264. }
  265. };
  266. static const VMStateDescription vmstate_hpet = {
  267. .name = "hpet",
  268. .version_id = 2,
  269. .minimum_version_id = 1,
  270. .minimum_version_id_old = 1,
  271. .pre_save = hpet_pre_save,
  272. .pre_load = hpet_pre_load,
  273. .post_load = hpet_post_load,
  274. .fields = (VMStateField []) {
  275. VMSTATE_UINT64(config, HPETState),
  276. VMSTATE_UINT64(isr, HPETState),
  277. VMSTATE_UINT64(hpet_counter, HPETState),
  278. VMSTATE_UINT8_V(num_timers, HPETState, 2),
  279. VMSTATE_VALIDATE("num_timers in range", hpet_validate_num_timers),
  280. VMSTATE_STRUCT_VARRAY_UINT8(timer, HPETState, num_timers, 0,
  281. vmstate_hpet_timer, HPETTimer),
  282. VMSTATE_END_OF_LIST()
  283. },
  284. .subsections = (VMStateSubsection[]) {
  285. {
  286. .vmsd = &vmstate_hpet_rtc_irq_level,
  287. .needed = hpet_rtc_irq_level_needed,
  288. }, {
  289. /* empty */
  290. }
  291. }
  292. };
  293. /*
  294. * timer expiration callback
  295. */
  296. static void hpet_timer(void *opaque)
  297. {
  298. HPETTimer *t = opaque;
  299. uint64_t diff;
  300. uint64_t period = t->period;
  301. uint64_t cur_tick = hpet_get_ticks(t->state);
  302. if (timer_is_periodic(t) && period != 0) {
  303. if (t->config & HPET_TN_32BIT) {
  304. while (hpet_time_after(cur_tick, t->cmp)) {
  305. t->cmp = (uint32_t)(t->cmp + t->period);
  306. }
  307. } else {
  308. while (hpet_time_after64(cur_tick, t->cmp)) {
  309. t->cmp += period;
  310. }
  311. }
  312. diff = hpet_calculate_diff(t, cur_tick);
  313. timer_mod(t->qemu_timer,
  314. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + (int64_t)ticks_to_ns(diff));
  315. } else if (t->config & HPET_TN_32BIT && !timer_is_periodic(t)) {
  316. if (t->wrap_flag) {
  317. diff = hpet_calculate_diff(t, cur_tick);
  318. timer_mod(t->qemu_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  319. (int64_t)ticks_to_ns(diff));
  320. t->wrap_flag = 0;
  321. }
  322. }
  323. update_irq(t, 1);
  324. }
  325. static void hpet_set_timer(HPETTimer *t)
  326. {
  327. uint64_t diff;
  328. uint32_t wrap_diff; /* how many ticks until we wrap? */
  329. uint64_t cur_tick = hpet_get_ticks(t->state);
  330. /* whenever new timer is being set up, make sure wrap_flag is 0 */
  331. t->wrap_flag = 0;
  332. diff = hpet_calculate_diff(t, cur_tick);
  333. /* hpet spec says in one-shot 32-bit mode, generate an interrupt when
  334. * counter wraps in addition to an interrupt with comparator match.
  335. */
  336. if (t->config & HPET_TN_32BIT && !timer_is_periodic(t)) {
  337. wrap_diff = 0xffffffff - (uint32_t)cur_tick;
  338. if (wrap_diff < (uint32_t)diff) {
  339. diff = wrap_diff;
  340. t->wrap_flag = 1;
  341. }
  342. }
  343. timer_mod(t->qemu_timer,
  344. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + (int64_t)ticks_to_ns(diff));
  345. }
  346. static void hpet_del_timer(HPETTimer *t)
  347. {
  348. timer_del(t->qemu_timer);
  349. update_irq(t, 0);
  350. }
  351. #ifdef HPET_DEBUG
  352. static uint32_t hpet_ram_readb(void *opaque, hwaddr addr)
  353. {
  354. printf("qemu: hpet_read b at %" PRIx64 "\n", addr);
  355. return 0;
  356. }
  357. static uint32_t hpet_ram_readw(void *opaque, hwaddr addr)
  358. {
  359. printf("qemu: hpet_read w at %" PRIx64 "\n", addr);
  360. return 0;
  361. }
  362. #endif
  363. static uint64_t hpet_ram_read(void *opaque, hwaddr addr,
  364. unsigned size)
  365. {
  366. HPETState *s = opaque;
  367. uint64_t cur_tick, index;
  368. DPRINTF("qemu: Enter hpet_ram_readl at %" PRIx64 "\n", addr);
  369. index = addr;
  370. /*address range of all TN regs*/
  371. if (index >= 0x100 && index <= 0x3ff) {
  372. uint8_t timer_id = (addr - 0x100) / 0x20;
  373. HPETTimer *timer = &s->timer[timer_id];
  374. if (timer_id > s->num_timers) {
  375. DPRINTF("qemu: timer id out of range\n");
  376. return 0;
  377. }
  378. switch ((addr - 0x100) % 0x20) {
  379. case HPET_TN_CFG:
  380. return timer->config;
  381. case HPET_TN_CFG + 4: // Interrupt capabilities
  382. return timer->config >> 32;
  383. case HPET_TN_CMP: // comparator register
  384. return timer->cmp;
  385. case HPET_TN_CMP + 4:
  386. return timer->cmp >> 32;
  387. case HPET_TN_ROUTE:
  388. return timer->fsb;
  389. case HPET_TN_ROUTE + 4:
  390. return timer->fsb >> 32;
  391. default:
  392. DPRINTF("qemu: invalid hpet_ram_readl\n");
  393. break;
  394. }
  395. } else {
  396. switch (index) {
  397. case HPET_ID:
  398. return s->capability;
  399. case HPET_PERIOD:
  400. return s->capability >> 32;
  401. case HPET_CFG:
  402. return s->config;
  403. case HPET_CFG + 4:
  404. DPRINTF("qemu: invalid HPET_CFG + 4 hpet_ram_readl\n");
  405. return 0;
  406. case HPET_COUNTER:
  407. if (hpet_enabled(s)) {
  408. cur_tick = hpet_get_ticks(s);
  409. } else {
  410. cur_tick = s->hpet_counter;
  411. }
  412. DPRINTF("qemu: reading counter = %" PRIx64 "\n", cur_tick);
  413. return cur_tick;
  414. case HPET_COUNTER + 4:
  415. if (hpet_enabled(s)) {
  416. cur_tick = hpet_get_ticks(s);
  417. } else {
  418. cur_tick = s->hpet_counter;
  419. }
  420. DPRINTF("qemu: reading counter + 4 = %" PRIx64 "\n", cur_tick);
  421. return cur_tick >> 32;
  422. case HPET_STATUS:
  423. return s->isr;
  424. default:
  425. DPRINTF("qemu: invalid hpet_ram_readl\n");
  426. break;
  427. }
  428. }
  429. return 0;
  430. }
  431. static void hpet_ram_write(void *opaque, hwaddr addr,
  432. uint64_t value, unsigned size)
  433. {
  434. int i;
  435. HPETState *s = opaque;
  436. uint64_t old_val, new_val, val, index;
  437. DPRINTF("qemu: Enter hpet_ram_writel at %" PRIx64 " = %#x\n", addr, value);
  438. index = addr;
  439. old_val = hpet_ram_read(opaque, addr, 4);
  440. new_val = value;
  441. /*address range of all TN regs*/
  442. if (index >= 0x100 && index <= 0x3ff) {
  443. uint8_t timer_id = (addr - 0x100) / 0x20;
  444. HPETTimer *timer = &s->timer[timer_id];
  445. DPRINTF("qemu: hpet_ram_writel timer_id = %#x\n", timer_id);
  446. if (timer_id > s->num_timers) {
  447. DPRINTF("qemu: timer id out of range\n");
  448. return;
  449. }
  450. switch ((addr - 0x100) % 0x20) {
  451. case HPET_TN_CFG:
  452. DPRINTF("qemu: hpet_ram_writel HPET_TN_CFG\n");
  453. if (activating_bit(old_val, new_val, HPET_TN_FSB_ENABLE)) {
  454. update_irq(timer, 0);
  455. }
  456. val = hpet_fixup_reg(new_val, old_val, HPET_TN_CFG_WRITE_MASK);
  457. timer->config = (timer->config & 0xffffffff00000000ULL) | val;
  458. if (new_val & HPET_TN_32BIT) {
  459. timer->cmp = (uint32_t)timer->cmp;
  460. timer->period = (uint32_t)timer->period;
  461. }
  462. if (activating_bit(old_val, new_val, HPET_TN_ENABLE) &&
  463. hpet_enabled(s)) {
  464. hpet_set_timer(timer);
  465. } else if (deactivating_bit(old_val, new_val, HPET_TN_ENABLE)) {
  466. hpet_del_timer(timer);
  467. }
  468. break;
  469. case HPET_TN_CFG + 4: // Interrupt capabilities
  470. DPRINTF("qemu: invalid HPET_TN_CFG+4 write\n");
  471. break;
  472. case HPET_TN_CMP: // comparator register
  473. DPRINTF("qemu: hpet_ram_writel HPET_TN_CMP\n");
  474. if (timer->config & HPET_TN_32BIT) {
  475. new_val = (uint32_t)new_val;
  476. }
  477. if (!timer_is_periodic(timer)
  478. || (timer->config & HPET_TN_SETVAL)) {
  479. timer->cmp = (timer->cmp & 0xffffffff00000000ULL) | new_val;
  480. }
  481. if (timer_is_periodic(timer)) {
  482. /*
  483. * FIXME: Clamp period to reasonable min value?
  484. * Clamp period to reasonable max value
  485. */
  486. new_val &= (timer->config & HPET_TN_32BIT ? ~0u : ~0ull) >> 1;
  487. timer->period =
  488. (timer->period & 0xffffffff00000000ULL) | new_val;
  489. }
  490. timer->config &= ~HPET_TN_SETVAL;
  491. if (hpet_enabled(s)) {
  492. hpet_set_timer(timer);
  493. }
  494. break;
  495. case HPET_TN_CMP + 4: // comparator register high order
  496. DPRINTF("qemu: hpet_ram_writel HPET_TN_CMP + 4\n");
  497. if (!timer_is_periodic(timer)
  498. || (timer->config & HPET_TN_SETVAL)) {
  499. timer->cmp = (timer->cmp & 0xffffffffULL) | new_val << 32;
  500. } else {
  501. /*
  502. * FIXME: Clamp period to reasonable min value?
  503. * Clamp period to reasonable max value
  504. */
  505. new_val &= (timer->config & HPET_TN_32BIT ? ~0u : ~0ull) >> 1;
  506. timer->period =
  507. (timer->period & 0xffffffffULL) | new_val << 32;
  508. }
  509. timer->config &= ~HPET_TN_SETVAL;
  510. if (hpet_enabled(s)) {
  511. hpet_set_timer(timer);
  512. }
  513. break;
  514. case HPET_TN_ROUTE:
  515. timer->fsb = (timer->fsb & 0xffffffff00000000ULL) | new_val;
  516. break;
  517. case HPET_TN_ROUTE + 4:
  518. timer->fsb = (new_val << 32) | (timer->fsb & 0xffffffff);
  519. break;
  520. default:
  521. DPRINTF("qemu: invalid hpet_ram_writel\n");
  522. break;
  523. }
  524. return;
  525. } else {
  526. switch (index) {
  527. case HPET_ID:
  528. return;
  529. case HPET_CFG:
  530. val = hpet_fixup_reg(new_val, old_val, HPET_CFG_WRITE_MASK);
  531. s->config = (s->config & 0xffffffff00000000ULL) | val;
  532. if (activating_bit(old_val, new_val, HPET_CFG_ENABLE)) {
  533. /* Enable main counter and interrupt generation. */
  534. s->hpet_offset =
  535. ticks_to_ns(s->hpet_counter) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  536. for (i = 0; i < s->num_timers; i++) {
  537. if ((&s->timer[i])->cmp != ~0ULL) {
  538. hpet_set_timer(&s->timer[i]);
  539. }
  540. }
  541. } else if (deactivating_bit(old_val, new_val, HPET_CFG_ENABLE)) {
  542. /* Halt main counter and disable interrupt generation. */
  543. s->hpet_counter = hpet_get_ticks(s);
  544. for (i = 0; i < s->num_timers; i++) {
  545. hpet_del_timer(&s->timer[i]);
  546. }
  547. }
  548. /* i8254 and RTC output pins are disabled
  549. * when HPET is in legacy mode */
  550. if (activating_bit(old_val, new_val, HPET_CFG_LEGACY)) {
  551. qemu_set_irq(s->pit_enabled, 0);
  552. qemu_irq_lower(s->irqs[0]);
  553. qemu_irq_lower(s->irqs[RTC_ISA_IRQ]);
  554. } else if (deactivating_bit(old_val, new_val, HPET_CFG_LEGACY)) {
  555. qemu_irq_lower(s->irqs[0]);
  556. qemu_set_irq(s->pit_enabled, 1);
  557. qemu_set_irq(s->irqs[RTC_ISA_IRQ], s->rtc_irq_level);
  558. }
  559. break;
  560. case HPET_CFG + 4:
  561. DPRINTF("qemu: invalid HPET_CFG+4 write\n");
  562. break;
  563. case HPET_STATUS:
  564. val = new_val & s->isr;
  565. for (i = 0; i < s->num_timers; i++) {
  566. if (val & (1 << i)) {
  567. update_irq(&s->timer[i], 0);
  568. }
  569. }
  570. break;
  571. case HPET_COUNTER:
  572. if (hpet_enabled(s)) {
  573. DPRINTF("qemu: Writing counter while HPET enabled!\n");
  574. }
  575. s->hpet_counter =
  576. (s->hpet_counter & 0xffffffff00000000ULL) | value;
  577. DPRINTF("qemu: HPET counter written. ctr = %#x -> %" PRIx64 "\n",
  578. value, s->hpet_counter);
  579. break;
  580. case HPET_COUNTER + 4:
  581. if (hpet_enabled(s)) {
  582. DPRINTF("qemu: Writing counter while HPET enabled!\n");
  583. }
  584. s->hpet_counter =
  585. (s->hpet_counter & 0xffffffffULL) | (((uint64_t)value) << 32);
  586. DPRINTF("qemu: HPET counter + 4 written. ctr = %#x -> %" PRIx64 "\n",
  587. value, s->hpet_counter);
  588. break;
  589. default:
  590. DPRINTF("qemu: invalid hpet_ram_writel\n");
  591. break;
  592. }
  593. }
  594. }
  595. static const MemoryRegionOps hpet_ram_ops = {
  596. .read = hpet_ram_read,
  597. .write = hpet_ram_write,
  598. .valid = {
  599. .min_access_size = 4,
  600. .max_access_size = 4,
  601. },
  602. .endianness = DEVICE_NATIVE_ENDIAN,
  603. };
  604. static void hpet_reset(DeviceState *d)
  605. {
  606. HPETState *s = HPET(d);
  607. SysBusDevice *sbd = SYS_BUS_DEVICE(d);
  608. int i;
  609. for (i = 0; i < s->num_timers; i++) {
  610. HPETTimer *timer = &s->timer[i];
  611. hpet_del_timer(timer);
  612. timer->cmp = ~0ULL;
  613. timer->config = HPET_TN_PERIODIC_CAP | HPET_TN_SIZE_CAP;
  614. if (s->flags & (1 << HPET_MSI_SUPPORT)) {
  615. timer->config |= HPET_TN_FSB_CAP;
  616. }
  617. /* advertise availability of ioapic int */
  618. timer->config |= (uint64_t)s->intcap << 32;
  619. timer->period = 0ULL;
  620. timer->wrap_flag = 0;
  621. }
  622. qemu_set_irq(s->pit_enabled, 1);
  623. s->hpet_counter = 0ULL;
  624. s->hpet_offset = 0ULL;
  625. s->config = 0ULL;
  626. hpet_cfg.hpet[s->hpet_id].event_timer_block_id = (uint32_t)s->capability;
  627. hpet_cfg.hpet[s->hpet_id].address = sbd->mmio[0].addr;
  628. /* to document that the RTC lowers its output on reset as well */
  629. s->rtc_irq_level = 0;
  630. }
  631. static void hpet_handle_legacy_irq(void *opaque, int n, int level)
  632. {
  633. HPETState *s = HPET(opaque);
  634. if (n == HPET_LEGACY_PIT_INT) {
  635. if (!hpet_in_legacy_mode(s)) {
  636. qemu_set_irq(s->irqs[0], level);
  637. }
  638. } else {
  639. s->rtc_irq_level = level;
  640. if (!hpet_in_legacy_mode(s)) {
  641. qemu_set_irq(s->irqs[RTC_ISA_IRQ], level);
  642. }
  643. }
  644. }
  645. static void hpet_init(Object *obj)
  646. {
  647. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  648. HPETState *s = HPET(obj);
  649. /* HPET Area */
  650. memory_region_init_io(&s->iomem, obj, &hpet_ram_ops, s, "hpet", 0x400);
  651. sysbus_init_mmio(sbd, &s->iomem);
  652. }
  653. static void hpet_realize(DeviceState *dev, Error **errp)
  654. {
  655. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  656. HPETState *s = HPET(dev);
  657. int i;
  658. HPETTimer *timer;
  659. if (!s->intcap) {
  660. error_printf("Hpet's intcap not initialized.\n");
  661. }
  662. if (hpet_cfg.count == UINT8_MAX) {
  663. /* first instance */
  664. hpet_cfg.count = 0;
  665. }
  666. if (hpet_cfg.count == 8) {
  667. error_setg(errp, "Only 8 instances of HPET is allowed");
  668. return;
  669. }
  670. s->hpet_id = hpet_cfg.count++;
  671. for (i = 0; i < HPET_NUM_IRQ_ROUTES; i++) {
  672. sysbus_init_irq(sbd, &s->irqs[i]);
  673. }
  674. if (s->num_timers < HPET_MIN_TIMERS) {
  675. s->num_timers = HPET_MIN_TIMERS;
  676. } else if (s->num_timers > HPET_MAX_TIMERS) {
  677. s->num_timers = HPET_MAX_TIMERS;
  678. }
  679. for (i = 0; i < HPET_MAX_TIMERS; i++) {
  680. timer = &s->timer[i];
  681. timer->qemu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, hpet_timer, timer);
  682. timer->tn = i;
  683. timer->state = s;
  684. }
  685. /* 64-bit main counter; LegacyReplacementRoute. */
  686. s->capability = 0x8086a001ULL;
  687. s->capability |= (s->num_timers - 1) << HPET_ID_NUM_TIM_SHIFT;
  688. s->capability |= ((HPET_CLK_PERIOD) << 32);
  689. qdev_init_gpio_in(dev, hpet_handle_legacy_irq, 2);
  690. qdev_init_gpio_out(dev, &s->pit_enabled, 1);
  691. }
  692. static Property hpet_device_properties[] = {
  693. DEFINE_PROP_UINT8("timers", HPETState, num_timers, HPET_MIN_TIMERS),
  694. DEFINE_PROP_BIT("msi", HPETState, flags, HPET_MSI_SUPPORT, false),
  695. DEFINE_PROP_UINT32(HPET_INTCAP, HPETState, intcap, 0),
  696. DEFINE_PROP_END_OF_LIST(),
  697. };
  698. static void hpet_device_class_init(ObjectClass *klass, void *data)
  699. {
  700. DeviceClass *dc = DEVICE_CLASS(klass);
  701. dc->realize = hpet_realize;
  702. dc->reset = hpet_reset;
  703. dc->vmsd = &vmstate_hpet;
  704. dc->props = hpet_device_properties;
  705. }
  706. static const TypeInfo hpet_device_info = {
  707. .name = TYPE_HPET,
  708. .parent = TYPE_SYS_BUS_DEVICE,
  709. .instance_size = sizeof(HPETState),
  710. .instance_init = hpet_init,
  711. .class_init = hpet_device_class_init,
  712. };
  713. static void hpet_register_types(void)
  714. {
  715. type_register_static(&hpet_device_info);
  716. }
  717. type_init(hpet_register_types)