2
0

q35.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * QEMU MCH/ICH9 PCI Bridge Emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. * Copyright (c) 2009, 2010, 2011
  6. * Isaku Yamahata <yamahata at valinux co jp>
  7. * VA Linux Systems Japan K.K.
  8. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  9. *
  10. * This is based on piix_pci.c, but heavily modified.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a copy
  13. * of this software and associated documentation files (the "Software"), to deal
  14. * in the Software without restriction, including without limitation the rights
  15. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  16. * copies of the Software, and to permit persons to whom the Software is
  17. * furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice shall be included in
  20. * all copies or substantial portions of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  27. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  28. * THE SOFTWARE.
  29. */
  30. #include "hw/hw.h"
  31. #include "hw/pci-host/q35.h"
  32. #include "qapi/visitor.h"
  33. /****************************************************************************
  34. * Q35 host
  35. */
  36. static void q35_host_realize(DeviceState *dev, Error **errp)
  37. {
  38. PCIHostState *pci = PCI_HOST_BRIDGE(dev);
  39. Q35PCIHost *s = Q35_HOST_DEVICE(dev);
  40. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  41. sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
  42. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
  43. sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
  44. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
  45. if (pcie_host_init(PCIE_HOST_BRIDGE(s)) < 0) {
  46. error_setg(errp, "failed to initialize pcie host");
  47. return;
  48. }
  49. pci->bus = pci_bus_new(DEVICE(s), "pcie.0",
  50. s->mch.pci_address_space, s->mch.address_space_io,
  51. 0, TYPE_PCIE_BUS);
  52. qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
  53. qdev_init_nofail(DEVICE(&s->mch));
  54. }
  55. static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
  56. PCIBus *rootbus)
  57. {
  58. Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
  59. /* For backwards compat with old device paths */
  60. if (s->mch.short_root_bus) {
  61. return "0000";
  62. }
  63. return "0000:00";
  64. }
  65. static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
  66. void *opaque, const char *name,
  67. Error **errp)
  68. {
  69. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  70. uint32_t value = s->mch.pci_info.w32.begin;
  71. visit_type_uint32(v, &value, name, errp);
  72. }
  73. static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
  74. void *opaque, const char *name,
  75. Error **errp)
  76. {
  77. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  78. uint32_t value = s->mch.pci_info.w32.end;
  79. visit_type_uint32(v, &value, name, errp);
  80. }
  81. static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
  82. void *opaque, const char *name,
  83. Error **errp)
  84. {
  85. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  86. Range w64;
  87. pci_bus_get_w64_range(h->bus, &w64);
  88. visit_type_uint64(v, &w64.begin, name, errp);
  89. }
  90. static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
  91. void *opaque, const char *name,
  92. Error **errp)
  93. {
  94. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  95. Range w64;
  96. pci_bus_get_w64_range(h->bus, &w64);
  97. visit_type_uint64(v, &w64.end, name, errp);
  98. }
  99. static void q35_host_get_mmcfg_size(Object *obj, Visitor *v,
  100. void *opaque, const char *name,
  101. Error **errp)
  102. {
  103. PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
  104. uint32_t value = e->size;
  105. visit_type_uint32(v, &value, name, errp);
  106. }
  107. static Property mch_props[] = {
  108. DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
  109. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
  110. DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
  111. mch.pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
  112. DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
  113. DEFINE_PROP_END_OF_LIST(),
  114. };
  115. static void q35_host_class_init(ObjectClass *klass, void *data)
  116. {
  117. DeviceClass *dc = DEVICE_CLASS(klass);
  118. PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
  119. hc->root_bus_path = q35_host_root_bus_path;
  120. dc->realize = q35_host_realize;
  121. dc->props = mch_props;
  122. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  123. dc->fw_name = "pci";
  124. }
  125. static void q35_host_initfn(Object *obj)
  126. {
  127. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  128. PCIHostState *phb = PCI_HOST_BRIDGE(obj);
  129. memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
  130. "pci-conf-idx", 4);
  131. memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
  132. "pci-conf-data", 4);
  133. object_initialize(&s->mch, sizeof(s->mch), TYPE_MCH_PCI_DEVICE);
  134. object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
  135. qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
  136. qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
  137. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
  138. q35_host_get_pci_hole_start,
  139. NULL, NULL, NULL, NULL);
  140. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
  141. q35_host_get_pci_hole_end,
  142. NULL, NULL, NULL, NULL);
  143. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
  144. q35_host_get_pci_hole64_start,
  145. NULL, NULL, NULL, NULL);
  146. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
  147. q35_host_get_pci_hole64_end,
  148. NULL, NULL, NULL, NULL);
  149. object_property_add(obj, PCIE_HOST_MCFG_SIZE, "int",
  150. q35_host_get_mmcfg_size,
  151. NULL, NULL, NULL, NULL);
  152. /* Leave enough space for the biggest MCFG BAR */
  153. /* TODO: this matches current bios behaviour, but
  154. * it's not a power of two, which means an MTRR
  155. * can't cover it exactly.
  156. */
  157. s->mch.pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT +
  158. MCH_HOST_BRIDGE_PCIEXBAR_MAX;
  159. s->mch.pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
  160. }
  161. static const TypeInfo q35_host_info = {
  162. .name = TYPE_Q35_HOST_DEVICE,
  163. .parent = TYPE_PCIE_HOST_BRIDGE,
  164. .instance_size = sizeof(Q35PCIHost),
  165. .instance_init = q35_host_initfn,
  166. .class_init = q35_host_class_init,
  167. };
  168. /****************************************************************************
  169. * MCH D0:F0
  170. */
  171. /* PCIe MMCFG */
  172. static void mch_update_pciexbar(MCHPCIState *mch)
  173. {
  174. PCIDevice *pci_dev = PCI_DEVICE(mch);
  175. BusState *bus = qdev_get_parent_bus(DEVICE(mch));
  176. PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
  177. uint64_t pciexbar;
  178. int enable;
  179. uint64_t addr;
  180. uint64_t addr_mask;
  181. uint32_t length;
  182. pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
  183. enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
  184. addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
  185. switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
  186. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
  187. length = 256 * 1024 * 1024;
  188. break;
  189. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
  190. length = 128 * 1024 * 1024;
  191. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
  192. MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  193. break;
  194. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
  195. length = 64 * 1024 * 1024;
  196. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  197. break;
  198. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
  199. default:
  200. enable = 0;
  201. length = 0;
  202. abort();
  203. break;
  204. }
  205. addr = pciexbar & addr_mask;
  206. pcie_host_mmcfg_update(pehb, enable, addr, length);
  207. /* Leave enough space for the MCFG BAR */
  208. /*
  209. * TODO: this matches current bios behaviour, but it's not a power of two,
  210. * which means an MTRR can't cover it exactly.
  211. */
  212. if (enable) {
  213. mch->pci_info.w32.begin = addr + length;
  214. } else {
  215. mch->pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
  216. }
  217. }
  218. /* PAM */
  219. static void mch_update_pam(MCHPCIState *mch)
  220. {
  221. PCIDevice *pd = PCI_DEVICE(mch);
  222. int i;
  223. memory_region_transaction_begin();
  224. for (i = 0; i < 13; i++) {
  225. pam_update(&mch->pam_regions[i], i,
  226. pd->config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
  227. }
  228. memory_region_transaction_commit();
  229. }
  230. /* SMRAM */
  231. static void mch_update_smram(MCHPCIState *mch)
  232. {
  233. PCIDevice *pd = PCI_DEVICE(mch);
  234. memory_region_transaction_begin();
  235. smram_update(&mch->smram_region, pd->config[MCH_HOST_BRIDGE_SMRAM],
  236. mch->smm_enabled);
  237. memory_region_transaction_commit();
  238. }
  239. static void mch_set_smm(int smm, void *arg)
  240. {
  241. MCHPCIState *mch = arg;
  242. PCIDevice *pd = PCI_DEVICE(mch);
  243. memory_region_transaction_begin();
  244. smram_set_smm(&mch->smm_enabled, smm, pd->config[MCH_HOST_BRIDGE_SMRAM],
  245. &mch->smram_region);
  246. memory_region_transaction_commit();
  247. }
  248. static void mch_write_config(PCIDevice *d,
  249. uint32_t address, uint32_t val, int len)
  250. {
  251. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  252. /* XXX: implement SMRAM.D_LOCK */
  253. pci_default_write_config(d, address, val, len);
  254. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
  255. MCH_HOST_BRIDGE_PAM_SIZE)) {
  256. mch_update_pam(mch);
  257. }
  258. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
  259. MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
  260. mch_update_pciexbar(mch);
  261. }
  262. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
  263. MCH_HOST_BRIDGE_SMRAM_SIZE)) {
  264. mch_update_smram(mch);
  265. }
  266. }
  267. static void mch_update(MCHPCIState *mch)
  268. {
  269. mch_update_pciexbar(mch);
  270. mch_update_pam(mch);
  271. mch_update_smram(mch);
  272. }
  273. static int mch_post_load(void *opaque, int version_id)
  274. {
  275. MCHPCIState *mch = opaque;
  276. mch_update(mch);
  277. return 0;
  278. }
  279. static const VMStateDescription vmstate_mch = {
  280. .name = "mch",
  281. .version_id = 1,
  282. .minimum_version_id = 1,
  283. .minimum_version_id_old = 1,
  284. .post_load = mch_post_load,
  285. .fields = (VMStateField []) {
  286. VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
  287. VMSTATE_UINT8(smm_enabled, MCHPCIState),
  288. VMSTATE_END_OF_LIST()
  289. }
  290. };
  291. static void mch_reset(DeviceState *qdev)
  292. {
  293. PCIDevice *d = PCI_DEVICE(qdev);
  294. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  295. pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
  296. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
  297. d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
  298. mch_update(mch);
  299. }
  300. static int mch_init(PCIDevice *d)
  301. {
  302. int i;
  303. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  304. /* setup pci memory mapping */
  305. pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
  306. mch->pci_address_space);
  307. /* smram */
  308. cpu_smm_register(&mch_set_smm, mch);
  309. memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
  310. mch->pci_address_space, 0xa0000, 0x20000);
  311. memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
  312. &mch->smram_region, 1);
  313. memory_region_set_enabled(&mch->smram_region, false);
  314. init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
  315. &mch->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
  316. for (i = 0; i < 12; ++i) {
  317. init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
  318. &mch->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
  319. PAM_EXPAN_SIZE);
  320. }
  321. return 0;
  322. }
  323. uint64_t mch_mcfg_base(void)
  324. {
  325. bool ambiguous;
  326. Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
  327. if (!o) {
  328. return 0;
  329. }
  330. return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
  331. }
  332. static void mch_class_init(ObjectClass *klass, void *data)
  333. {
  334. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  335. DeviceClass *dc = DEVICE_CLASS(klass);
  336. k->init = mch_init;
  337. k->config_write = mch_write_config;
  338. dc->reset = mch_reset;
  339. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  340. dc->desc = "Host bridge";
  341. dc->vmsd = &vmstate_mch;
  342. k->vendor_id = PCI_VENDOR_ID_INTEL;
  343. k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
  344. k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
  345. k->class_id = PCI_CLASS_BRIDGE_HOST;
  346. /*
  347. * PCI-facing part of the host bridge, not usable without the
  348. * host-facing part, which can't be device_add'ed, yet.
  349. */
  350. dc->cannot_instantiate_with_device_add_yet = true;
  351. }
  352. static const TypeInfo mch_info = {
  353. .name = TYPE_MCH_PCI_DEVICE,
  354. .parent = TYPE_PCI_DEVICE,
  355. .instance_size = sizeof(MCHPCIState),
  356. .class_init = mch_class_init,
  357. };
  358. static void q35_register(void)
  359. {
  360. type_register_static(&mch_info);
  361. type_register_static(&q35_host_info);
  362. }
  363. type_init(q35_register);