xilinx_ethlite.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * QEMU model of the Xilinx Ethernet Lite MAC.
  3. *
  4. * Copyright (c) 2009 Edgar E. Iglesias.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw/sysbus.h"
  25. #include "hw/hw.h"
  26. #include "net/net.h"
  27. #define D(x)
  28. #define R_TX_BUF0 0
  29. #define R_TX_LEN0 (0x07f4 / 4)
  30. #define R_TX_GIE0 (0x07f8 / 4)
  31. #define R_TX_CTRL0 (0x07fc / 4)
  32. #define R_TX_BUF1 (0x0800 / 4)
  33. #define R_TX_LEN1 (0x0ff4 / 4)
  34. #define R_TX_CTRL1 (0x0ffc / 4)
  35. #define R_RX_BUF0 (0x1000 / 4)
  36. #define R_RX_CTRL0 (0x17fc / 4)
  37. #define R_RX_BUF1 (0x1800 / 4)
  38. #define R_RX_CTRL1 (0x1ffc / 4)
  39. #define R_MAX (0x2000 / 4)
  40. #define GIE_GIE 0x80000000
  41. #define CTRL_I 0x8
  42. #define CTRL_P 0x2
  43. #define CTRL_S 0x1
  44. #define TYPE_XILINX_ETHLITE "xlnx.xps-ethernetlite"
  45. #define XILINX_ETHLITE(obj) \
  46. OBJECT_CHECK(struct xlx_ethlite, (obj), TYPE_XILINX_ETHLITE)
  47. struct xlx_ethlite
  48. {
  49. SysBusDevice parent_obj;
  50. MemoryRegion mmio;
  51. qemu_irq irq;
  52. NICState *nic;
  53. NICConf conf;
  54. uint32_t c_tx_pingpong;
  55. uint32_t c_rx_pingpong;
  56. unsigned int txbuf;
  57. unsigned int rxbuf;
  58. uint32_t regs[R_MAX];
  59. };
  60. static inline void eth_pulse_irq(struct xlx_ethlite *s)
  61. {
  62. /* Only the first gie reg is active. */
  63. if (s->regs[R_TX_GIE0] & GIE_GIE) {
  64. qemu_irq_pulse(s->irq);
  65. }
  66. }
  67. static uint64_t
  68. eth_read(void *opaque, hwaddr addr, unsigned int size)
  69. {
  70. struct xlx_ethlite *s = opaque;
  71. uint32_t r = 0;
  72. addr >>= 2;
  73. switch (addr)
  74. {
  75. case R_TX_GIE0:
  76. case R_TX_LEN0:
  77. case R_TX_LEN1:
  78. case R_TX_CTRL1:
  79. case R_TX_CTRL0:
  80. case R_RX_CTRL1:
  81. case R_RX_CTRL0:
  82. r = s->regs[addr];
  83. D(qemu_log("%s " TARGET_FMT_plx "=%x\n", __func__, addr * 4, r));
  84. break;
  85. default:
  86. r = tswap32(s->regs[addr]);
  87. break;
  88. }
  89. return r;
  90. }
  91. static void
  92. eth_write(void *opaque, hwaddr addr,
  93. uint64_t val64, unsigned int size)
  94. {
  95. struct xlx_ethlite *s = opaque;
  96. unsigned int base = 0;
  97. uint32_t value = val64;
  98. addr >>= 2;
  99. switch (addr)
  100. {
  101. case R_TX_CTRL0:
  102. case R_TX_CTRL1:
  103. if (addr == R_TX_CTRL1)
  104. base = 0x800 / 4;
  105. D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
  106. __func__, addr * 4, value));
  107. if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
  108. qemu_send_packet(qemu_get_queue(s->nic),
  109. (void *) &s->regs[base],
  110. s->regs[base + R_TX_LEN0]);
  111. D(qemu_log("eth_tx %d\n", s->regs[base + R_TX_LEN0]));
  112. if (s->regs[base + R_TX_CTRL0] & CTRL_I)
  113. eth_pulse_irq(s);
  114. } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
  115. memcpy(&s->conf.macaddr.a[0], &s->regs[base], 6);
  116. if (s->regs[base + R_TX_CTRL0] & CTRL_I)
  117. eth_pulse_irq(s);
  118. }
  119. /* We are fast and get ready pretty much immediately so
  120. we actually never flip the S nor P bits to one. */
  121. s->regs[addr] = value & ~(CTRL_P | CTRL_S);
  122. break;
  123. /* Keep these native. */
  124. case R_RX_CTRL0:
  125. case R_RX_CTRL1:
  126. if (!(value & CTRL_S)) {
  127. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  128. }
  129. case R_TX_LEN0:
  130. case R_TX_LEN1:
  131. case R_TX_GIE0:
  132. D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
  133. __func__, addr * 4, value));
  134. s->regs[addr] = value;
  135. break;
  136. default:
  137. s->regs[addr] = tswap32(value);
  138. break;
  139. }
  140. }
  141. static const MemoryRegionOps eth_ops = {
  142. .read = eth_read,
  143. .write = eth_write,
  144. .endianness = DEVICE_NATIVE_ENDIAN,
  145. .valid = {
  146. .min_access_size = 4,
  147. .max_access_size = 4
  148. }
  149. };
  150. static int eth_can_rx(NetClientState *nc)
  151. {
  152. struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
  153. unsigned int rxbase = s->rxbuf * (0x800 / 4);
  154. return !(s->regs[rxbase + R_RX_CTRL0] & CTRL_S);
  155. }
  156. static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
  157. {
  158. struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
  159. unsigned int rxbase = s->rxbuf * (0x800 / 4);
  160. /* DA filter. */
  161. if (!(buf[0] & 0x80) && memcmp(&s->conf.macaddr.a[0], buf, 6))
  162. return size;
  163. if (s->regs[rxbase + R_RX_CTRL0] & CTRL_S) {
  164. D(qemu_log("ethlite lost packet %x\n", s->regs[R_RX_CTRL0]));
  165. return -1;
  166. }
  167. D(qemu_log("%s %zd rxbase=%x\n", __func__, size, rxbase));
  168. memcpy(&s->regs[rxbase + R_RX_BUF0], buf, size);
  169. s->regs[rxbase + R_RX_CTRL0] |= CTRL_S;
  170. if (s->regs[rxbase + R_RX_CTRL0] & CTRL_I)
  171. eth_pulse_irq(s);
  172. /* If c_rx_pingpong was set flip buffers. */
  173. s->rxbuf ^= s->c_rx_pingpong;
  174. return size;
  175. }
  176. static void eth_cleanup(NetClientState *nc)
  177. {
  178. struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
  179. s->nic = NULL;
  180. }
  181. static NetClientInfo net_xilinx_ethlite_info = {
  182. .type = NET_CLIENT_OPTIONS_KIND_NIC,
  183. .size = sizeof(NICState),
  184. .can_receive = eth_can_rx,
  185. .receive = eth_rx,
  186. .cleanup = eth_cleanup,
  187. };
  188. static int xilinx_ethlite_init(SysBusDevice *sbd)
  189. {
  190. DeviceState *dev = DEVICE(sbd);
  191. struct xlx_ethlite *s = XILINX_ETHLITE(dev);
  192. sysbus_init_irq(sbd, &s->irq);
  193. s->rxbuf = 0;
  194. memory_region_init_io(&s->mmio, OBJECT(s), &eth_ops, s,
  195. "xlnx.xps-ethernetlite", R_MAX * 4);
  196. sysbus_init_mmio(sbd, &s->mmio);
  197. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  198. s->nic = qemu_new_nic(&net_xilinx_ethlite_info, &s->conf,
  199. object_get_typename(OBJECT(dev)), dev->id, s);
  200. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  201. return 0;
  202. }
  203. static Property xilinx_ethlite_properties[] = {
  204. DEFINE_PROP_UINT32("tx-ping-pong", struct xlx_ethlite, c_tx_pingpong, 1),
  205. DEFINE_PROP_UINT32("rx-ping-pong", struct xlx_ethlite, c_rx_pingpong, 1),
  206. DEFINE_NIC_PROPERTIES(struct xlx_ethlite, conf),
  207. DEFINE_PROP_END_OF_LIST(),
  208. };
  209. static void xilinx_ethlite_class_init(ObjectClass *klass, void *data)
  210. {
  211. DeviceClass *dc = DEVICE_CLASS(klass);
  212. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  213. k->init = xilinx_ethlite_init;
  214. dc->props = xilinx_ethlite_properties;
  215. }
  216. static const TypeInfo xilinx_ethlite_info = {
  217. .name = TYPE_XILINX_ETHLITE,
  218. .parent = TYPE_SYS_BUS_DEVICE,
  219. .instance_size = sizeof(struct xlx_ethlite),
  220. .class_init = xilinx_ethlite_class_init,
  221. };
  222. static void xilinx_ethlite_register_types(void)
  223. {
  224. type_register_static(&xilinx_ethlite_info);
  225. }
  226. type_init(xilinx_ethlite_register_types)