xgmac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * QEMU model of XGMAC Ethernet.
  3. *
  4. * derived from the Xilinx AXI-Ethernet by Edgar E. Iglesias.
  5. *
  6. * Copyright (c) 2011 Calxeda, Inc.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "hw/sysbus.h"
  27. #include "sysemu/char.h"
  28. #include "qemu/log.h"
  29. #include "net/net.h"
  30. #include "net/checksum.h"
  31. #ifdef DEBUG_XGMAC
  32. #define DEBUGF_BRK(message, args...) do { \
  33. fprintf(stderr, (message), ## args); \
  34. } while (0)
  35. #else
  36. #define DEBUGF_BRK(message, args...) do { } while (0)
  37. #endif
  38. #define XGMAC_CONTROL 0x00000000 /* MAC Configuration */
  39. #define XGMAC_FRAME_FILTER 0x00000001 /* MAC Frame Filter */
  40. #define XGMAC_FLOW_CTRL 0x00000006 /* MAC Flow Control */
  41. #define XGMAC_VLAN_TAG 0x00000007 /* VLAN Tags */
  42. #define XGMAC_VERSION 0x00000008 /* Version */
  43. /* VLAN tag for insertion or replacement into tx frames */
  44. #define XGMAC_VLAN_INCL 0x00000009
  45. #define XGMAC_LPI_CTRL 0x0000000a /* LPI Control and Status */
  46. #define XGMAC_LPI_TIMER 0x0000000b /* LPI Timers Control */
  47. #define XGMAC_TX_PACE 0x0000000c /* Transmit Pace and Stretch */
  48. #define XGMAC_VLAN_HASH 0x0000000d /* VLAN Hash Table */
  49. #define XGMAC_DEBUG 0x0000000e /* Debug */
  50. #define XGMAC_INT_STATUS 0x0000000f /* Interrupt and Control */
  51. /* HASH table registers */
  52. #define XGMAC_HASH(n) ((0x00000300/4) + (n))
  53. #define XGMAC_NUM_HASH 16
  54. /* Operation Mode */
  55. #define XGMAC_OPMODE (0x00000400/4)
  56. /* Remote Wake-Up Frame Filter */
  57. #define XGMAC_REMOTE_WAKE (0x00000700/4)
  58. /* PMT Control and Status */
  59. #define XGMAC_PMT (0x00000704/4)
  60. #define XGMAC_ADDR_HIGH(reg) (0x00000010+((reg) * 2))
  61. #define XGMAC_ADDR_LOW(reg) (0x00000011+((reg) * 2))
  62. #define DMA_BUS_MODE 0x000003c0 /* Bus Mode */
  63. #define DMA_XMT_POLL_DEMAND 0x000003c1 /* Transmit Poll Demand */
  64. #define DMA_RCV_POLL_DEMAND 0x000003c2 /* Received Poll Demand */
  65. #define DMA_RCV_BASE_ADDR 0x000003c3 /* Receive List Base */
  66. #define DMA_TX_BASE_ADDR 0x000003c4 /* Transmit List Base */
  67. #define DMA_STATUS 0x000003c5 /* Status Register */
  68. #define DMA_CONTROL 0x000003c6 /* Ctrl (Operational Mode) */
  69. #define DMA_INTR_ENA 0x000003c7 /* Interrupt Enable */
  70. #define DMA_MISSED_FRAME_CTR 0x000003c8 /* Missed Frame Counter */
  71. /* Receive Interrupt Watchdog Timer */
  72. #define DMA_RI_WATCHDOG_TIMER 0x000003c9
  73. #define DMA_AXI_BUS 0x000003ca /* AXI Bus Mode */
  74. #define DMA_AXI_STATUS 0x000003cb /* AXI Status */
  75. #define DMA_CUR_TX_DESC_ADDR 0x000003d2 /* Current Host Tx Descriptor */
  76. #define DMA_CUR_RX_DESC_ADDR 0x000003d3 /* Current Host Rx Descriptor */
  77. #define DMA_CUR_TX_BUF_ADDR 0x000003d4 /* Current Host Tx Buffer */
  78. #define DMA_CUR_RX_BUF_ADDR 0x000003d5 /* Current Host Rx Buffer */
  79. #define DMA_HW_FEATURE 0x000003d6 /* Enabled Hardware Features */
  80. /* DMA Status register defines */
  81. #define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */
  82. #define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */
  83. #define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */
  84. #define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */
  85. #define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */
  86. #define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */
  87. #define DMA_STATUS_TS_SHIFT 20
  88. #define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */
  89. #define DMA_STATUS_RS_SHIFT 17
  90. #define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */
  91. #define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */
  92. #define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */
  93. #define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */
  94. #define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */
  95. #define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */
  96. #define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */
  97. #define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */
  98. #define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */
  99. #define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */
  100. #define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */
  101. #define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */
  102. #define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavailable */
  103. #define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */
  104. #define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */
  105. /* DMA Control register defines */
  106. #define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */
  107. #define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */
  108. #define DMA_CONTROL_DFF 0x01000000 /* Disable flush of rx frames */
  109. struct desc {
  110. uint32_t ctl_stat;
  111. uint16_t buffer1_size;
  112. uint16_t buffer2_size;
  113. uint32_t buffer1_addr;
  114. uint32_t buffer2_addr;
  115. uint32_t ext_stat;
  116. uint32_t res[3];
  117. };
  118. #define R_MAX 0x400
  119. typedef struct RxTxStats {
  120. uint64_t rx_bytes;
  121. uint64_t tx_bytes;
  122. uint64_t rx;
  123. uint64_t rx_bcast;
  124. uint64_t rx_mcast;
  125. } RxTxStats;
  126. #define TYPE_XGMAC "xgmac"
  127. #define XGMAC(obj) OBJECT_CHECK(XgmacState, (obj), TYPE_XGMAC)
  128. typedef struct XgmacState {
  129. SysBusDevice parent_obj;
  130. MemoryRegion iomem;
  131. qemu_irq sbd_irq;
  132. qemu_irq pmt_irq;
  133. qemu_irq mci_irq;
  134. NICState *nic;
  135. NICConf conf;
  136. struct RxTxStats stats;
  137. uint32_t regs[R_MAX];
  138. } XgmacState;
  139. const VMStateDescription vmstate_rxtx_stats = {
  140. .name = "xgmac_stats",
  141. .version_id = 1,
  142. .minimum_version_id = 1,
  143. .fields = (VMStateField[]) {
  144. VMSTATE_UINT64(rx_bytes, RxTxStats),
  145. VMSTATE_UINT64(tx_bytes, RxTxStats),
  146. VMSTATE_UINT64(rx, RxTxStats),
  147. VMSTATE_UINT64(rx_bcast, RxTxStats),
  148. VMSTATE_UINT64(rx_mcast, RxTxStats),
  149. VMSTATE_END_OF_LIST()
  150. }
  151. };
  152. static const VMStateDescription vmstate_xgmac = {
  153. .name = "xgmac",
  154. .version_id = 1,
  155. .minimum_version_id = 1,
  156. .fields = (VMStateField[]) {
  157. VMSTATE_STRUCT(stats, XgmacState, 0, vmstate_rxtx_stats, RxTxStats),
  158. VMSTATE_UINT32_ARRAY(regs, XgmacState, R_MAX),
  159. VMSTATE_END_OF_LIST()
  160. }
  161. };
  162. static void xgmac_read_desc(XgmacState *s, struct desc *d, int rx)
  163. {
  164. uint32_t addr = rx ? s->regs[DMA_CUR_RX_DESC_ADDR] :
  165. s->regs[DMA_CUR_TX_DESC_ADDR];
  166. cpu_physical_memory_read(addr, d, sizeof(*d));
  167. }
  168. static void xgmac_write_desc(XgmacState *s, struct desc *d, int rx)
  169. {
  170. int reg = rx ? DMA_CUR_RX_DESC_ADDR : DMA_CUR_TX_DESC_ADDR;
  171. uint32_t addr = s->regs[reg];
  172. if (!rx && (d->ctl_stat & 0x00200000)) {
  173. s->regs[reg] = s->regs[DMA_TX_BASE_ADDR];
  174. } else if (rx && (d->buffer1_size & 0x8000)) {
  175. s->regs[reg] = s->regs[DMA_RCV_BASE_ADDR];
  176. } else {
  177. s->regs[reg] += sizeof(*d);
  178. }
  179. cpu_physical_memory_write(addr, d, sizeof(*d));
  180. }
  181. static void xgmac_enet_send(XgmacState *s)
  182. {
  183. struct desc bd;
  184. int frame_size;
  185. int len;
  186. uint8_t frame[8192];
  187. uint8_t *ptr;
  188. ptr = frame;
  189. frame_size = 0;
  190. while (1) {
  191. xgmac_read_desc(s, &bd, 0);
  192. if ((bd.ctl_stat & 0x80000000) == 0) {
  193. /* Run out of descriptors to transmit. */
  194. break;
  195. }
  196. len = (bd.buffer1_size & 0xfff) + (bd.buffer2_size & 0xfff);
  197. if ((bd.buffer1_size & 0xfff) > 2048) {
  198. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  199. "xgmac buffer 1 len on send > 2048 (0x%x)\n",
  200. __func__, bd.buffer1_size & 0xfff);
  201. }
  202. if ((bd.buffer2_size & 0xfff) != 0) {
  203. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  204. "xgmac buffer 2 len on send != 0 (0x%x)\n",
  205. __func__, bd.buffer2_size & 0xfff);
  206. }
  207. if (len >= sizeof(frame)) {
  208. DEBUGF_BRK("qemu:%s: buffer overflow %d read into %zu "
  209. "buffer\n" , __func__, len, sizeof(frame));
  210. DEBUGF_BRK("qemu:%s: buffer1.size=%d; buffer2.size=%d\n",
  211. __func__, bd.buffer1_size, bd.buffer2_size);
  212. }
  213. cpu_physical_memory_read(bd.buffer1_addr, ptr, len);
  214. ptr += len;
  215. frame_size += len;
  216. if (bd.ctl_stat & 0x20000000) {
  217. /* Last buffer in frame. */
  218. qemu_send_packet(qemu_get_queue(s->nic), frame, len);
  219. ptr = frame;
  220. frame_size = 0;
  221. s->regs[DMA_STATUS] |= DMA_STATUS_TI | DMA_STATUS_NIS;
  222. }
  223. bd.ctl_stat &= ~0x80000000;
  224. /* Write back the modified descriptor. */
  225. xgmac_write_desc(s, &bd, 0);
  226. }
  227. }
  228. static void enet_update_irq(XgmacState *s)
  229. {
  230. int stat = s->regs[DMA_STATUS] & s->regs[DMA_INTR_ENA];
  231. qemu_set_irq(s->sbd_irq, !!stat);
  232. }
  233. static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size)
  234. {
  235. XgmacState *s = opaque;
  236. uint64_t r = 0;
  237. addr >>= 2;
  238. switch (addr) {
  239. case XGMAC_VERSION:
  240. r = 0x1012;
  241. break;
  242. default:
  243. if (addr < ARRAY_SIZE(s->regs)) {
  244. r = s->regs[addr];
  245. }
  246. break;
  247. }
  248. return r;
  249. }
  250. static void enet_write(void *opaque, hwaddr addr,
  251. uint64_t value, unsigned size)
  252. {
  253. XgmacState *s = opaque;
  254. addr >>= 2;
  255. switch (addr) {
  256. case DMA_BUS_MODE:
  257. s->regs[DMA_BUS_MODE] = value & ~0x1;
  258. break;
  259. case DMA_XMT_POLL_DEMAND:
  260. xgmac_enet_send(s);
  261. break;
  262. case DMA_STATUS:
  263. s->regs[DMA_STATUS] = s->regs[DMA_STATUS] & ~value;
  264. break;
  265. case DMA_RCV_BASE_ADDR:
  266. s->regs[DMA_RCV_BASE_ADDR] = s->regs[DMA_CUR_RX_DESC_ADDR] = value;
  267. break;
  268. case DMA_TX_BASE_ADDR:
  269. s->regs[DMA_TX_BASE_ADDR] = s->regs[DMA_CUR_TX_DESC_ADDR] = value;
  270. break;
  271. default:
  272. if (addr < ARRAY_SIZE(s->regs)) {
  273. s->regs[addr] = value;
  274. }
  275. break;
  276. }
  277. enet_update_irq(s);
  278. }
  279. static const MemoryRegionOps enet_mem_ops = {
  280. .read = enet_read,
  281. .write = enet_write,
  282. .endianness = DEVICE_LITTLE_ENDIAN,
  283. };
  284. static int eth_can_rx(NetClientState *nc)
  285. {
  286. XgmacState *s = qemu_get_nic_opaque(nc);
  287. /* RX enabled? */
  288. return s->regs[DMA_CONTROL] & DMA_CONTROL_SR;
  289. }
  290. static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
  291. {
  292. XgmacState *s = qemu_get_nic_opaque(nc);
  293. static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff,
  294. 0xff, 0xff, 0xff};
  295. int unicast, broadcast, multicast;
  296. struct desc bd;
  297. ssize_t ret;
  298. unicast = ~buf[0] & 0x1;
  299. broadcast = memcmp(buf, sa_bcast, 6) == 0;
  300. multicast = !unicast && !broadcast;
  301. if (size < 12) {
  302. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  303. ret = -1;
  304. goto out;
  305. }
  306. xgmac_read_desc(s, &bd, 1);
  307. if ((bd.ctl_stat & 0x80000000) == 0) {
  308. s->regs[DMA_STATUS] |= DMA_STATUS_RU | DMA_STATUS_AIS;
  309. ret = size;
  310. goto out;
  311. }
  312. cpu_physical_memory_write(bd.buffer1_addr, buf, size);
  313. /* Add in the 4 bytes for crc (the real hw returns length incl crc) */
  314. size += 4;
  315. bd.ctl_stat = (size << 16) | 0x300;
  316. xgmac_write_desc(s, &bd, 1);
  317. s->stats.rx_bytes += size;
  318. s->stats.rx++;
  319. if (multicast) {
  320. s->stats.rx_mcast++;
  321. } else if (broadcast) {
  322. s->stats.rx_bcast++;
  323. }
  324. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  325. ret = size;
  326. out:
  327. enet_update_irq(s);
  328. return ret;
  329. }
  330. static void eth_cleanup(NetClientState *nc)
  331. {
  332. XgmacState *s = qemu_get_nic_opaque(nc);
  333. s->nic = NULL;
  334. }
  335. static NetClientInfo net_xgmac_enet_info = {
  336. .type = NET_CLIENT_OPTIONS_KIND_NIC,
  337. .size = sizeof(NICState),
  338. .can_receive = eth_can_rx,
  339. .receive = eth_rx,
  340. .cleanup = eth_cleanup,
  341. };
  342. static int xgmac_enet_init(SysBusDevice *sbd)
  343. {
  344. DeviceState *dev = DEVICE(sbd);
  345. XgmacState *s = XGMAC(dev);
  346. memory_region_init_io(&s->iomem, OBJECT(s), &enet_mem_ops, s,
  347. "xgmac", 0x1000);
  348. sysbus_init_mmio(sbd, &s->iomem);
  349. sysbus_init_irq(sbd, &s->sbd_irq);
  350. sysbus_init_irq(sbd, &s->pmt_irq);
  351. sysbus_init_irq(sbd, &s->mci_irq);
  352. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  353. s->nic = qemu_new_nic(&net_xgmac_enet_info, &s->conf,
  354. object_get_typename(OBJECT(dev)), dev->id, s);
  355. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  356. s->regs[XGMAC_ADDR_HIGH(0)] = (s->conf.macaddr.a[5] << 8) |
  357. s->conf.macaddr.a[4];
  358. s->regs[XGMAC_ADDR_LOW(0)] = (s->conf.macaddr.a[3] << 24) |
  359. (s->conf.macaddr.a[2] << 16) |
  360. (s->conf.macaddr.a[1] << 8) |
  361. s->conf.macaddr.a[0];
  362. return 0;
  363. }
  364. static Property xgmac_properties[] = {
  365. DEFINE_NIC_PROPERTIES(XgmacState, conf),
  366. DEFINE_PROP_END_OF_LIST(),
  367. };
  368. static void xgmac_enet_class_init(ObjectClass *klass, void *data)
  369. {
  370. SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
  371. DeviceClass *dc = DEVICE_CLASS(klass);
  372. sbc->init = xgmac_enet_init;
  373. dc->vmsd = &vmstate_xgmac;
  374. dc->props = xgmac_properties;
  375. }
  376. static const TypeInfo xgmac_enet_info = {
  377. .name = TYPE_XGMAC,
  378. .parent = TYPE_SYS_BUS_DEVICE,
  379. .instance_size = sizeof(XgmacState),
  380. .class_init = xgmac_enet_class_init,
  381. };
  382. static void xgmac_enet_register_types(void)
  383. {
  384. type_register_static(&xgmac_enet_info);
  385. }
  386. type_init(xgmac_enet_register_types)