2
0

stellaris_enet.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Luminary Micro Stellaris Ethernet Controller
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "hw/sysbus.h"
  10. #include "net/net.h"
  11. #include "migration/migration.h"
  12. #include <zlib.h>
  13. //#define DEBUG_STELLARIS_ENET 1
  14. #ifdef DEBUG_STELLARIS_ENET
  15. #define DPRINTF(fmt, ...) \
  16. do { printf("stellaris_enet: " fmt , ## __VA_ARGS__); } while (0)
  17. #define BADF(fmt, ...) \
  18. do { fprintf(stderr, "stellaris_enet: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
  19. #else
  20. #define DPRINTF(fmt, ...) do {} while(0)
  21. #define BADF(fmt, ...) \
  22. do { fprintf(stderr, "stellaris_enet: error: " fmt , ## __VA_ARGS__);} while (0)
  23. #endif
  24. #define SE_INT_RX 0x01
  25. #define SE_INT_TXER 0x02
  26. #define SE_INT_TXEMP 0x04
  27. #define SE_INT_FOV 0x08
  28. #define SE_INT_RXER 0x10
  29. #define SE_INT_MD 0x20
  30. #define SE_INT_PHY 0x40
  31. #define SE_RCTL_RXEN 0x01
  32. #define SE_RCTL_AMUL 0x02
  33. #define SE_RCTL_PRMS 0x04
  34. #define SE_RCTL_BADCRC 0x08
  35. #define SE_RCTL_RSTFIFO 0x10
  36. #define SE_TCTL_TXEN 0x01
  37. #define SE_TCTL_PADEN 0x02
  38. #define SE_TCTL_CRC 0x04
  39. #define SE_TCTL_DUPLEX 0x08
  40. #define TYPE_STELLARIS_ENET "stellaris_enet"
  41. #define STELLARIS_ENET(obj) \
  42. OBJECT_CHECK(stellaris_enet_state, (obj), TYPE_STELLARIS_ENET)
  43. typedef struct {
  44. SysBusDevice parent_obj;
  45. uint32_t ris;
  46. uint32_t im;
  47. uint32_t rctl;
  48. uint32_t tctl;
  49. uint32_t thr;
  50. uint32_t mctl;
  51. uint32_t mdv;
  52. uint32_t mtxd;
  53. uint32_t mrxd;
  54. uint32_t np;
  55. int tx_frame_len;
  56. int tx_fifo_len;
  57. uint8_t tx_fifo[2048];
  58. /* Real hardware has a 2k fifo, which works out to be at most 31 packets.
  59. We implement a full 31 packet fifo. */
  60. struct {
  61. uint8_t data[2048];
  62. int len;
  63. } rx[31];
  64. uint8_t *rx_fifo;
  65. int rx_fifo_len;
  66. int next_packet;
  67. NICState *nic;
  68. NICConf conf;
  69. qemu_irq irq;
  70. MemoryRegion mmio;
  71. Error *migration_blocker;
  72. } stellaris_enet_state;
  73. static void stellaris_enet_update(stellaris_enet_state *s)
  74. {
  75. qemu_set_irq(s->irq, (s->ris & s->im) != 0);
  76. }
  77. /* TODO: Implement MAC address filtering. */
  78. static ssize_t stellaris_enet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
  79. {
  80. stellaris_enet_state *s = qemu_get_nic_opaque(nc);
  81. int n;
  82. uint8_t *p;
  83. uint32_t crc;
  84. if ((s->rctl & SE_RCTL_RXEN) == 0)
  85. return -1;
  86. if (s->np >= 31) {
  87. DPRINTF("Packet dropped\n");
  88. return -1;
  89. }
  90. DPRINTF("Received packet len=%d\n", size);
  91. n = s->next_packet + s->np;
  92. if (n >= 31)
  93. n -= 31;
  94. s->np++;
  95. s->rx[n].len = size + 6;
  96. p = s->rx[n].data;
  97. *(p++) = (size + 6);
  98. *(p++) = (size + 6) >> 8;
  99. memcpy (p, buf, size);
  100. p += size;
  101. crc = crc32(~0, buf, size);
  102. *(p++) = crc;
  103. *(p++) = crc >> 8;
  104. *(p++) = crc >> 16;
  105. *(p++) = crc >> 24;
  106. /* Clear the remaining bytes in the last word. */
  107. if ((size & 3) != 2) {
  108. memset(p, 0, (6 - size) & 3);
  109. }
  110. s->ris |= SE_INT_RX;
  111. stellaris_enet_update(s);
  112. return size;
  113. }
  114. static int stellaris_enet_can_receive(NetClientState *nc)
  115. {
  116. stellaris_enet_state *s = qemu_get_nic_opaque(nc);
  117. if ((s->rctl & SE_RCTL_RXEN) == 0)
  118. return 1;
  119. return (s->np < 31);
  120. }
  121. static uint64_t stellaris_enet_read(void *opaque, hwaddr offset,
  122. unsigned size)
  123. {
  124. stellaris_enet_state *s = (stellaris_enet_state *)opaque;
  125. uint32_t val;
  126. switch (offset) {
  127. case 0x00: /* RIS */
  128. DPRINTF("IRQ status %02x\n", s->ris);
  129. return s->ris;
  130. case 0x04: /* IM */
  131. return s->im;
  132. case 0x08: /* RCTL */
  133. return s->rctl;
  134. case 0x0c: /* TCTL */
  135. return s->tctl;
  136. case 0x10: /* DATA */
  137. if (s->rx_fifo_len == 0) {
  138. if (s->np == 0) {
  139. BADF("RX underflow\n");
  140. return 0;
  141. }
  142. s->rx_fifo_len = s->rx[s->next_packet].len;
  143. s->rx_fifo = s->rx[s->next_packet].data;
  144. DPRINTF("RX FIFO start packet len=%d\n", s->rx_fifo_len);
  145. }
  146. val = s->rx_fifo[0] | (s->rx_fifo[1] << 8) | (s->rx_fifo[2] << 16)
  147. | (s->rx_fifo[3] << 24);
  148. s->rx_fifo += 4;
  149. s->rx_fifo_len -= 4;
  150. if (s->rx_fifo_len <= 0) {
  151. s->rx_fifo_len = 0;
  152. s->next_packet++;
  153. if (s->next_packet >= 31)
  154. s->next_packet = 0;
  155. s->np--;
  156. DPRINTF("RX done np=%d\n", s->np);
  157. }
  158. return val;
  159. case 0x14: /* IA0 */
  160. return s->conf.macaddr.a[0] | (s->conf.macaddr.a[1] << 8)
  161. | (s->conf.macaddr.a[2] << 16)
  162. | ((uint32_t)s->conf.macaddr.a[3] << 24);
  163. case 0x18: /* IA1 */
  164. return s->conf.macaddr.a[4] | (s->conf.macaddr.a[5] << 8);
  165. case 0x1c: /* THR */
  166. return s->thr;
  167. case 0x20: /* MCTL */
  168. return s->mctl;
  169. case 0x24: /* MDV */
  170. return s->mdv;
  171. case 0x28: /* MADD */
  172. return 0;
  173. case 0x2c: /* MTXD */
  174. return s->mtxd;
  175. case 0x30: /* MRXD */
  176. return s->mrxd;
  177. case 0x34: /* NP */
  178. return s->np;
  179. case 0x38: /* TR */
  180. return 0;
  181. case 0x3c: /* Undocuented: Timestamp? */
  182. return 0;
  183. default:
  184. hw_error("stellaris_enet_read: Bad offset %x\n", (int)offset);
  185. return 0;
  186. }
  187. }
  188. static void stellaris_enet_write(void *opaque, hwaddr offset,
  189. uint64_t value, unsigned size)
  190. {
  191. stellaris_enet_state *s = (stellaris_enet_state *)opaque;
  192. switch (offset) {
  193. case 0x00: /* IACK */
  194. s->ris &= ~value;
  195. DPRINTF("IRQ ack %02x/%02x\n", value, s->ris);
  196. stellaris_enet_update(s);
  197. /* Clearing TXER also resets the TX fifo. */
  198. if (value & SE_INT_TXER)
  199. s->tx_frame_len = -1;
  200. break;
  201. case 0x04: /* IM */
  202. DPRINTF("IRQ mask %02x/%02x\n", value, s->ris);
  203. s->im = value;
  204. stellaris_enet_update(s);
  205. break;
  206. case 0x08: /* RCTL */
  207. s->rctl = value;
  208. if (value & SE_RCTL_RSTFIFO) {
  209. s->rx_fifo_len = 0;
  210. s->np = 0;
  211. stellaris_enet_update(s);
  212. }
  213. break;
  214. case 0x0c: /* TCTL */
  215. s->tctl = value;
  216. break;
  217. case 0x10: /* DATA */
  218. if (s->tx_frame_len == -1) {
  219. s->tx_frame_len = value & 0xffff;
  220. if (s->tx_frame_len > 2032) {
  221. DPRINTF("TX frame too long (%d)\n", s->tx_frame_len);
  222. s->tx_frame_len = 0;
  223. s->ris |= SE_INT_TXER;
  224. stellaris_enet_update(s);
  225. } else {
  226. DPRINTF("Start TX frame len=%d\n", s->tx_frame_len);
  227. /* The value written does not include the ethernet header. */
  228. s->tx_frame_len += 14;
  229. if ((s->tctl & SE_TCTL_CRC) == 0)
  230. s->tx_frame_len += 4;
  231. s->tx_fifo_len = 0;
  232. s->tx_fifo[s->tx_fifo_len++] = value >> 16;
  233. s->tx_fifo[s->tx_fifo_len++] = value >> 24;
  234. }
  235. } else {
  236. if (s->tx_fifo_len + 4 <= ARRAY_SIZE(s->tx_fifo)) {
  237. s->tx_fifo[s->tx_fifo_len++] = value;
  238. s->tx_fifo[s->tx_fifo_len++] = value >> 8;
  239. s->tx_fifo[s->tx_fifo_len++] = value >> 16;
  240. s->tx_fifo[s->tx_fifo_len++] = value >> 24;
  241. }
  242. if (s->tx_fifo_len >= s->tx_frame_len) {
  243. /* We don't implement explicit CRC, so just chop it off. */
  244. if ((s->tctl & SE_TCTL_CRC) == 0)
  245. s->tx_frame_len -= 4;
  246. if ((s->tctl & SE_TCTL_PADEN) && s->tx_frame_len < 60) {
  247. memset(&s->tx_fifo[s->tx_frame_len], 0, 60 - s->tx_frame_len);
  248. s->tx_frame_len = 60;
  249. }
  250. qemu_send_packet(qemu_get_queue(s->nic), s->tx_fifo,
  251. s->tx_frame_len);
  252. s->tx_frame_len = -1;
  253. s->ris |= SE_INT_TXEMP;
  254. stellaris_enet_update(s);
  255. DPRINTF("Done TX\n");
  256. }
  257. }
  258. break;
  259. case 0x14: /* IA0 */
  260. s->conf.macaddr.a[0] = value;
  261. s->conf.macaddr.a[1] = value >> 8;
  262. s->conf.macaddr.a[2] = value >> 16;
  263. s->conf.macaddr.a[3] = value >> 24;
  264. break;
  265. case 0x18: /* IA1 */
  266. s->conf.macaddr.a[4] = value;
  267. s->conf.macaddr.a[5] = value >> 8;
  268. break;
  269. case 0x1c: /* THR */
  270. s->thr = value;
  271. break;
  272. case 0x20: /* MCTL */
  273. s->mctl = value;
  274. break;
  275. case 0x24: /* MDV */
  276. s->mdv = value;
  277. break;
  278. case 0x28: /* MADD */
  279. /* ignored. */
  280. break;
  281. case 0x2c: /* MTXD */
  282. s->mtxd = value & 0xff;
  283. break;
  284. case 0x30: /* MRXD */
  285. case 0x34: /* NP */
  286. case 0x38: /* TR */
  287. /* Ignored. */
  288. case 0x3c: /* Undocuented: Timestamp? */
  289. /* Ignored. */
  290. break;
  291. default:
  292. hw_error("stellaris_enet_write: Bad offset %x\n", (int)offset);
  293. }
  294. }
  295. static const MemoryRegionOps stellaris_enet_ops = {
  296. .read = stellaris_enet_read,
  297. .write = stellaris_enet_write,
  298. .endianness = DEVICE_NATIVE_ENDIAN,
  299. };
  300. static void stellaris_enet_reset(stellaris_enet_state *s)
  301. {
  302. s->mdv = 0x80;
  303. s->rctl = SE_RCTL_BADCRC;
  304. s->im = SE_INT_PHY | SE_INT_MD | SE_INT_RXER | SE_INT_FOV | SE_INT_TXEMP
  305. | SE_INT_TXER | SE_INT_RX;
  306. s->thr = 0x3f;
  307. s->tx_frame_len = -1;
  308. }
  309. static void stellaris_enet_save(QEMUFile *f, void *opaque)
  310. {
  311. stellaris_enet_state *s = (stellaris_enet_state *)opaque;
  312. int i;
  313. qemu_put_be32(f, s->ris);
  314. qemu_put_be32(f, s->im);
  315. qemu_put_be32(f, s->rctl);
  316. qemu_put_be32(f, s->tctl);
  317. qemu_put_be32(f, s->thr);
  318. qemu_put_be32(f, s->mctl);
  319. qemu_put_be32(f, s->mdv);
  320. qemu_put_be32(f, s->mtxd);
  321. qemu_put_be32(f, s->mrxd);
  322. qemu_put_be32(f, s->np);
  323. qemu_put_be32(f, s->tx_frame_len);
  324. qemu_put_be32(f, s->tx_fifo_len);
  325. qemu_put_buffer(f, s->tx_fifo, sizeof(s->tx_fifo));
  326. for (i = 0; i < 31; i++) {
  327. qemu_put_be32(f, s->rx[i].len);
  328. qemu_put_buffer(f, s->rx[i].data, sizeof(s->rx[i].data));
  329. }
  330. qemu_put_be32(f, s->next_packet);
  331. qemu_put_be32(f, s->rx_fifo - s->rx[s->next_packet].data);
  332. qemu_put_be32(f, s->rx_fifo_len);
  333. }
  334. static int stellaris_enet_load(QEMUFile *f, void *opaque, int version_id)
  335. {
  336. stellaris_enet_state *s = (stellaris_enet_state *)opaque;
  337. int i;
  338. if (1)
  339. return -EINVAL;
  340. s->ris = qemu_get_be32(f);
  341. s->im = qemu_get_be32(f);
  342. s->rctl = qemu_get_be32(f);
  343. s->tctl = qemu_get_be32(f);
  344. s->thr = qemu_get_be32(f);
  345. s->mctl = qemu_get_be32(f);
  346. s->mdv = qemu_get_be32(f);
  347. s->mtxd = qemu_get_be32(f);
  348. s->mrxd = qemu_get_be32(f);
  349. s->np = qemu_get_be32(f);
  350. s->tx_frame_len = qemu_get_be32(f);
  351. s->tx_fifo_len = qemu_get_be32(f);
  352. qemu_get_buffer(f, s->tx_fifo, sizeof(s->tx_fifo));
  353. for (i = 0; i < 31; i++) {
  354. s->rx[i].len = qemu_get_be32(f);
  355. qemu_get_buffer(f, s->rx[i].data, sizeof(s->rx[i].data));
  356. }
  357. s->next_packet = qemu_get_be32(f);
  358. s->rx_fifo = s->rx[s->next_packet].data + qemu_get_be32(f);
  359. s->rx_fifo_len = qemu_get_be32(f);
  360. return 0;
  361. }
  362. static void stellaris_enet_cleanup(NetClientState *nc)
  363. {
  364. stellaris_enet_state *s = qemu_get_nic_opaque(nc);
  365. s->nic = NULL;
  366. }
  367. static NetClientInfo net_stellaris_enet_info = {
  368. .type = NET_CLIENT_OPTIONS_KIND_NIC,
  369. .size = sizeof(NICState),
  370. .can_receive = stellaris_enet_can_receive,
  371. .receive = stellaris_enet_receive,
  372. .cleanup = stellaris_enet_cleanup,
  373. };
  374. static int stellaris_enet_init(SysBusDevice *sbd)
  375. {
  376. DeviceState *dev = DEVICE(sbd);
  377. stellaris_enet_state *s = STELLARIS_ENET(dev);
  378. memory_region_init_io(&s->mmio, OBJECT(s), &stellaris_enet_ops, s,
  379. "stellaris_enet", 0x1000);
  380. sysbus_init_mmio(sbd, &s->mmio);
  381. sysbus_init_irq(sbd, &s->irq);
  382. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  383. s->nic = qemu_new_nic(&net_stellaris_enet_info, &s->conf,
  384. object_get_typename(OBJECT(dev)), dev->id, s);
  385. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  386. stellaris_enet_reset(s);
  387. register_savevm(dev, "stellaris_enet", -1, 1,
  388. stellaris_enet_save, stellaris_enet_load, s);
  389. error_setg(&s->migration_blocker,
  390. "stellaris_enet does not support migration");
  391. migrate_add_blocker(s->migration_blocker);
  392. return 0;
  393. }
  394. static void stellaris_enet_unrealize(DeviceState *dev, Error **errp)
  395. {
  396. stellaris_enet_state *s = STELLARIS_ENET(dev);
  397. migrate_del_blocker(s->migration_blocker);
  398. error_free(s->migration_blocker);
  399. unregister_savevm(DEVICE(s), "stellaris_enet", s);
  400. memory_region_destroy(&s->mmio);
  401. }
  402. static Property stellaris_enet_properties[] = {
  403. DEFINE_NIC_PROPERTIES(stellaris_enet_state, conf),
  404. DEFINE_PROP_END_OF_LIST(),
  405. };
  406. static void stellaris_enet_class_init(ObjectClass *klass, void *data)
  407. {
  408. DeviceClass *dc = DEVICE_CLASS(klass);
  409. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  410. k->init = stellaris_enet_init;
  411. dc->unrealize = stellaris_enet_unrealize;
  412. dc->props = stellaris_enet_properties;
  413. }
  414. static const TypeInfo stellaris_enet_info = {
  415. .name = TYPE_STELLARIS_ENET,
  416. .parent = TYPE_SYS_BUS_DEVICE,
  417. .instance_size = sizeof(stellaris_enet_state),
  418. .class_init = stellaris_enet_class_init,
  419. };
  420. static void stellaris_enet_register_types(void)
  421. {
  422. type_register_static(&stellaris_enet_info);
  423. }
  424. type_init(stellaris_enet_register_types)