opencores_eth.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * OpenCores Ethernet MAC 10/100 + subset of
  3. * National Semiconductors DP83848C 10/100 PHY
  4. *
  5. * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf
  6. * http://cache.national.com/ds/DP/DP83848C.pdf
  7. *
  8. * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
  9. * All rights reserved.
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the Open Source and Linux Lab nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. #include "hw/hw.h"
  34. #include "hw/sysbus.h"
  35. #include "net/net.h"
  36. #include "sysemu/sysemu.h"
  37. #include "trace.h"
  38. /* RECSMALL is not used because it breaks tap networking in linux:
  39. * incoming ARP responses are too short
  40. */
  41. #undef USE_RECSMALL
  42. #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN))
  43. #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field))
  44. #define GET_REGFIELD(s, reg, field) \
  45. GET_FIELD((s)->regs[reg], reg ## _ ## field)
  46. #define SET_FIELD(v, field, data) \
  47. ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field))))
  48. #define SET_REGFIELD(s, reg, field, data) \
  49. SET_FIELD((s)->regs[reg], reg ## _ ## field, data)
  50. /* PHY MII registers */
  51. enum {
  52. MII_BMCR,
  53. MII_BMSR,
  54. MII_PHYIDR1,
  55. MII_PHYIDR2,
  56. MII_ANAR,
  57. MII_ANLPAR,
  58. MII_REG_MAX = 16,
  59. };
  60. typedef struct Mii {
  61. uint16_t regs[MII_REG_MAX];
  62. bool link_ok;
  63. } Mii;
  64. static void mii_set_link(Mii *s, bool link_ok)
  65. {
  66. if (link_ok) {
  67. s->regs[MII_BMSR] |= 0x4;
  68. s->regs[MII_ANLPAR] |= 0x01e1;
  69. } else {
  70. s->regs[MII_BMSR] &= ~0x4;
  71. s->regs[MII_ANLPAR] &= 0x01ff;
  72. }
  73. s->link_ok = link_ok;
  74. }
  75. static void mii_reset(Mii *s)
  76. {
  77. memset(s->regs, 0, sizeof(s->regs));
  78. s->regs[MII_BMCR] = 0x1000;
  79. s->regs[MII_BMSR] = 0x7848; /* no ext regs */
  80. s->regs[MII_PHYIDR1] = 0x2000;
  81. s->regs[MII_PHYIDR2] = 0x5c90;
  82. s->regs[MII_ANAR] = 0x01e1;
  83. mii_set_link(s, s->link_ok);
  84. }
  85. static void mii_ro(Mii *s, uint16_t v)
  86. {
  87. }
  88. static void mii_write_bmcr(Mii *s, uint16_t v)
  89. {
  90. if (v & 0x8000) {
  91. mii_reset(s);
  92. } else {
  93. s->regs[MII_BMCR] = v;
  94. }
  95. }
  96. static void mii_write_host(Mii *s, unsigned idx, uint16_t v)
  97. {
  98. static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = {
  99. [MII_BMCR] = mii_write_bmcr,
  100. [MII_BMSR] = mii_ro,
  101. [MII_PHYIDR1] = mii_ro,
  102. [MII_PHYIDR2] = mii_ro,
  103. };
  104. if (idx < MII_REG_MAX) {
  105. trace_open_eth_mii_write(idx, v);
  106. if (reg_write[idx]) {
  107. reg_write[idx](s, v);
  108. } else {
  109. s->regs[idx] = v;
  110. }
  111. }
  112. }
  113. static uint16_t mii_read_host(Mii *s, unsigned idx)
  114. {
  115. trace_open_eth_mii_read(idx, s->regs[idx]);
  116. return s->regs[idx];
  117. }
  118. /* OpenCores Ethernet registers */
  119. enum {
  120. MODER,
  121. INT_SOURCE,
  122. INT_MASK,
  123. IPGT,
  124. IPGR1,
  125. IPGR2,
  126. PACKETLEN,
  127. COLLCONF,
  128. TX_BD_NUM,
  129. CTRLMODER,
  130. MIIMODER,
  131. MIICOMMAND,
  132. MIIADDRESS,
  133. MIITX_DATA,
  134. MIIRX_DATA,
  135. MIISTATUS,
  136. MAC_ADDR0,
  137. MAC_ADDR1,
  138. HASH0,
  139. HASH1,
  140. TXCTRL,
  141. REG_MAX,
  142. };
  143. enum {
  144. MODER_RECSMALL = 0x10000,
  145. MODER_PAD = 0x8000,
  146. MODER_HUGEN = 0x4000,
  147. MODER_RST = 0x800,
  148. MODER_LOOPBCK = 0x80,
  149. MODER_PRO = 0x20,
  150. MODER_IAM = 0x10,
  151. MODER_BRO = 0x8,
  152. MODER_TXEN = 0x2,
  153. MODER_RXEN = 0x1,
  154. };
  155. enum {
  156. INT_SOURCE_BUSY = 0x10,
  157. INT_SOURCE_RXB = 0x4,
  158. INT_SOURCE_TXB = 0x1,
  159. };
  160. enum {
  161. PACKETLEN_MINFL = 0xffff0000,
  162. PACKETLEN_MINFL_LBN = 16,
  163. PACKETLEN_MAXFL = 0xffff,
  164. PACKETLEN_MAXFL_LBN = 0,
  165. };
  166. enum {
  167. MIICOMMAND_WCTRLDATA = 0x4,
  168. MIICOMMAND_RSTAT = 0x2,
  169. MIICOMMAND_SCANSTAT = 0x1,
  170. };
  171. enum {
  172. MIIADDRESS_RGAD = 0x1f00,
  173. MIIADDRESS_RGAD_LBN = 8,
  174. MIIADDRESS_FIAD = 0x1f,
  175. MIIADDRESS_FIAD_LBN = 0,
  176. };
  177. enum {
  178. MIITX_DATA_CTRLDATA = 0xffff,
  179. MIITX_DATA_CTRLDATA_LBN = 0,
  180. };
  181. enum {
  182. MIIRX_DATA_PRSD = 0xffff,
  183. MIIRX_DATA_PRSD_LBN = 0,
  184. };
  185. enum {
  186. MIISTATUS_LINKFAIL = 0x1,
  187. MIISTATUS_LINKFAIL_LBN = 0,
  188. };
  189. enum {
  190. MAC_ADDR0_BYTE2 = 0xff000000,
  191. MAC_ADDR0_BYTE2_LBN = 24,
  192. MAC_ADDR0_BYTE3 = 0xff0000,
  193. MAC_ADDR0_BYTE3_LBN = 16,
  194. MAC_ADDR0_BYTE4 = 0xff00,
  195. MAC_ADDR0_BYTE4_LBN = 8,
  196. MAC_ADDR0_BYTE5 = 0xff,
  197. MAC_ADDR0_BYTE5_LBN = 0,
  198. };
  199. enum {
  200. MAC_ADDR1_BYTE0 = 0xff00,
  201. MAC_ADDR1_BYTE0_LBN = 8,
  202. MAC_ADDR1_BYTE1 = 0xff,
  203. MAC_ADDR1_BYTE1_LBN = 0,
  204. };
  205. enum {
  206. TXD_LEN = 0xffff0000,
  207. TXD_LEN_LBN = 16,
  208. TXD_RD = 0x8000,
  209. TXD_IRQ = 0x4000,
  210. TXD_WR = 0x2000,
  211. TXD_PAD = 0x1000,
  212. TXD_CRC = 0x800,
  213. TXD_UR = 0x100,
  214. TXD_RTRY = 0xf0,
  215. TXD_RTRY_LBN = 4,
  216. TXD_RL = 0x8,
  217. TXD_LC = 0x4,
  218. TXD_DF = 0x2,
  219. TXD_CS = 0x1,
  220. };
  221. enum {
  222. RXD_LEN = 0xffff0000,
  223. RXD_LEN_LBN = 16,
  224. RXD_E = 0x8000,
  225. RXD_IRQ = 0x4000,
  226. RXD_WRAP = 0x2000,
  227. RXD_CF = 0x100,
  228. RXD_M = 0x80,
  229. RXD_OR = 0x40,
  230. RXD_IS = 0x20,
  231. RXD_DN = 0x10,
  232. RXD_TL = 0x8,
  233. RXD_SF = 0x4,
  234. RXD_CRC = 0x2,
  235. RXD_LC = 0x1,
  236. };
  237. typedef struct desc {
  238. uint32_t len_flags;
  239. uint32_t buf_ptr;
  240. } desc;
  241. #define DEFAULT_PHY 1
  242. #define TYPE_OPEN_ETH "open_eth"
  243. #define OPEN_ETH(obj) OBJECT_CHECK(OpenEthState, (obj), TYPE_OPEN_ETH)
  244. typedef struct OpenEthState {
  245. SysBusDevice parent_obj;
  246. NICState *nic;
  247. NICConf conf;
  248. MemoryRegion reg_io;
  249. MemoryRegion desc_io;
  250. qemu_irq irq;
  251. Mii mii;
  252. uint32_t regs[REG_MAX];
  253. unsigned tx_desc;
  254. unsigned rx_desc;
  255. desc desc[128];
  256. } OpenEthState;
  257. static desc *rx_desc(OpenEthState *s)
  258. {
  259. return s->desc + s->rx_desc;
  260. }
  261. static desc *tx_desc(OpenEthState *s)
  262. {
  263. return s->desc + s->tx_desc;
  264. }
  265. static void open_eth_update_irq(OpenEthState *s,
  266. uint32_t old, uint32_t new)
  267. {
  268. if (!old != !new) {
  269. trace_open_eth_update_irq(new);
  270. qemu_set_irq(s->irq, new);
  271. }
  272. }
  273. static void open_eth_int_source_write(OpenEthState *s,
  274. uint32_t val)
  275. {
  276. uint32_t old_val = s->regs[INT_SOURCE];
  277. s->regs[INT_SOURCE] = val;
  278. open_eth_update_irq(s, old_val & s->regs[INT_MASK],
  279. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  280. }
  281. static void open_eth_set_link_status(NetClientState *nc)
  282. {
  283. OpenEthState *s = qemu_get_nic_opaque(nc);
  284. if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) {
  285. SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down);
  286. }
  287. mii_set_link(&s->mii, !nc->link_down);
  288. }
  289. static void open_eth_reset(void *opaque)
  290. {
  291. OpenEthState *s = opaque;
  292. memset(s->regs, 0, sizeof(s->regs));
  293. s->regs[MODER] = 0xa000;
  294. s->regs[IPGT] = 0x12;
  295. s->regs[IPGR1] = 0xc;
  296. s->regs[IPGR2] = 0x12;
  297. s->regs[PACKETLEN] = 0x400600;
  298. s->regs[COLLCONF] = 0xf003f;
  299. s->regs[TX_BD_NUM] = 0x40;
  300. s->regs[MIIMODER] = 0x64;
  301. s->tx_desc = 0;
  302. s->rx_desc = 0x40;
  303. mii_reset(&s->mii);
  304. open_eth_set_link_status(qemu_get_queue(s->nic));
  305. }
  306. static int open_eth_can_receive(NetClientState *nc)
  307. {
  308. OpenEthState *s = qemu_get_nic_opaque(nc);
  309. return GET_REGBIT(s, MODER, RXEN) &&
  310. (s->regs[TX_BD_NUM] < 0x80);
  311. }
  312. static ssize_t open_eth_receive(NetClientState *nc,
  313. const uint8_t *buf, size_t size)
  314. {
  315. OpenEthState *s = qemu_get_nic_opaque(nc);
  316. size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL);
  317. size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL);
  318. size_t fcsl = 4;
  319. bool miss = true;
  320. trace_open_eth_receive((unsigned)size);
  321. if (size >= 6) {
  322. static const uint8_t bcast_addr[] = {
  323. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  324. };
  325. if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) {
  326. miss = GET_REGBIT(s, MODER, BRO);
  327. } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) {
  328. unsigned mcast_idx = compute_mcast_idx(buf);
  329. miss = !(s->regs[HASH0 + mcast_idx / 32] &
  330. (1 << (mcast_idx % 32)));
  331. trace_open_eth_receive_mcast(
  332. mcast_idx, s->regs[HASH0], s->regs[HASH1]);
  333. } else {
  334. miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] ||
  335. GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] ||
  336. GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] ||
  337. GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] ||
  338. GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] ||
  339. GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5];
  340. }
  341. }
  342. if (miss && !GET_REGBIT(s, MODER, PRO)) {
  343. trace_open_eth_receive_reject();
  344. return size;
  345. }
  346. #ifdef USE_RECSMALL
  347. if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) {
  348. #else
  349. {
  350. #endif
  351. static const uint8_t zero[64] = {0};
  352. desc *desc = rx_desc(s);
  353. size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl;
  354. if (!(desc->len_flags & RXD_E)) {
  355. open_eth_int_source_write(s,
  356. s->regs[INT_SOURCE] | INT_SOURCE_BUSY);
  357. return size;
  358. }
  359. desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR |
  360. RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC);
  361. if (copy_size > size) {
  362. copy_size = size;
  363. } else {
  364. fcsl = 0;
  365. }
  366. if (miss) {
  367. desc->len_flags |= RXD_M;
  368. }
  369. if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) {
  370. desc->len_flags |= RXD_TL;
  371. }
  372. #ifdef USE_RECSMALL
  373. if (size < minfl) {
  374. desc->len_flags |= RXD_SF;
  375. }
  376. #endif
  377. cpu_physical_memory_write(desc->buf_ptr, buf, copy_size);
  378. if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) {
  379. if (minfl - copy_size > fcsl) {
  380. fcsl = 0;
  381. } else {
  382. fcsl -= minfl - copy_size;
  383. }
  384. while (copy_size < minfl) {
  385. size_t zero_sz = minfl - copy_size < sizeof(zero) ?
  386. minfl - copy_size : sizeof(zero);
  387. cpu_physical_memory_write(desc->buf_ptr + copy_size,
  388. zero, zero_sz);
  389. copy_size += zero_sz;
  390. }
  391. }
  392. /* There's no FCS in the frames handed to us by the QEMU, zero fill it.
  393. * Don't do it if the frame is cut at the MAXFL or padded with 4 or
  394. * more bytes to the MINFL.
  395. */
  396. cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl);
  397. copy_size += fcsl;
  398. SET_FIELD(desc->len_flags, RXD_LEN, copy_size);
  399. if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) {
  400. s->rx_desc = s->regs[TX_BD_NUM];
  401. } else {
  402. ++s->rx_desc;
  403. }
  404. desc->len_flags &= ~RXD_E;
  405. trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags);
  406. if (desc->len_flags & RXD_IRQ) {
  407. open_eth_int_source_write(s,
  408. s->regs[INT_SOURCE] | INT_SOURCE_RXB);
  409. }
  410. }
  411. return size;
  412. }
  413. static void open_eth_cleanup(NetClientState *nc)
  414. {
  415. }
  416. static NetClientInfo net_open_eth_info = {
  417. .type = NET_CLIENT_OPTIONS_KIND_NIC,
  418. .size = sizeof(NICState),
  419. .can_receive = open_eth_can_receive,
  420. .receive = open_eth_receive,
  421. .cleanup = open_eth_cleanup,
  422. .link_status_changed = open_eth_set_link_status,
  423. };
  424. static void open_eth_start_xmit(OpenEthState *s, desc *tx)
  425. {
  426. uint8_t buf[65536];
  427. unsigned len = GET_FIELD(tx->len_flags, TXD_LEN);
  428. unsigned tx_len = len;
  429. if ((tx->len_flags & TXD_PAD) &&
  430. tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) {
  431. tx_len = GET_REGFIELD(s, PACKETLEN, MINFL);
  432. }
  433. if (!GET_REGBIT(s, MODER, HUGEN) &&
  434. tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) {
  435. tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL);
  436. }
  437. trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len);
  438. if (len > tx_len) {
  439. len = tx_len;
  440. }
  441. cpu_physical_memory_read(tx->buf_ptr, buf, len);
  442. if (tx_len > len) {
  443. memset(buf + len, 0, tx_len - len);
  444. }
  445. qemu_send_packet(qemu_get_queue(s->nic), buf, tx_len);
  446. if (tx->len_flags & TXD_WR) {
  447. s->tx_desc = 0;
  448. } else {
  449. ++s->tx_desc;
  450. if (s->tx_desc >= s->regs[TX_BD_NUM]) {
  451. s->tx_desc = 0;
  452. }
  453. }
  454. tx->len_flags &= ~(TXD_RD | TXD_UR |
  455. TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS);
  456. if (tx->len_flags & TXD_IRQ) {
  457. open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB);
  458. }
  459. }
  460. static void open_eth_check_start_xmit(OpenEthState *s)
  461. {
  462. desc *tx = tx_desc(s);
  463. if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 &&
  464. (tx->len_flags & TXD_RD) &&
  465. GET_FIELD(tx->len_flags, TXD_LEN) > 4) {
  466. open_eth_start_xmit(s, tx);
  467. }
  468. }
  469. static uint64_t open_eth_reg_read(void *opaque,
  470. hwaddr addr, unsigned int size)
  471. {
  472. static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = {
  473. };
  474. OpenEthState *s = opaque;
  475. unsigned idx = addr / 4;
  476. uint64_t v = 0;
  477. if (idx < REG_MAX) {
  478. if (reg_read[idx]) {
  479. v = reg_read[idx](s);
  480. } else {
  481. v = s->regs[idx];
  482. }
  483. }
  484. trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v);
  485. return v;
  486. }
  487. static void open_eth_notify_can_receive(OpenEthState *s)
  488. {
  489. NetClientState *nc = qemu_get_queue(s->nic);
  490. if (open_eth_can_receive(nc)) {
  491. qemu_flush_queued_packets(nc);
  492. }
  493. }
  494. static void open_eth_ro(OpenEthState *s, uint32_t val)
  495. {
  496. }
  497. static void open_eth_moder_host_write(OpenEthState *s, uint32_t val)
  498. {
  499. uint32_t set = val & ~s->regs[MODER];
  500. if (set & MODER_RST) {
  501. open_eth_reset(s);
  502. }
  503. s->regs[MODER] = val;
  504. if (set & MODER_RXEN) {
  505. s->rx_desc = s->regs[TX_BD_NUM];
  506. open_eth_notify_can_receive(s);
  507. }
  508. if (set & MODER_TXEN) {
  509. s->tx_desc = 0;
  510. open_eth_check_start_xmit(s);
  511. }
  512. }
  513. static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val)
  514. {
  515. uint32_t old = s->regs[INT_SOURCE];
  516. s->regs[INT_SOURCE] &= ~val;
  517. open_eth_update_irq(s, old & s->regs[INT_MASK],
  518. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  519. }
  520. static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val)
  521. {
  522. uint32_t old = s->regs[INT_MASK];
  523. s->regs[INT_MASK] = val;
  524. open_eth_update_irq(s, s->regs[INT_SOURCE] & old,
  525. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  526. }
  527. static void open_eth_tx_bd_num_host_write(OpenEthState *s, uint32_t val)
  528. {
  529. if (val < 0x80) {
  530. bool enable = s->regs[TX_BD_NUM] == 0x80;
  531. s->regs[TX_BD_NUM] = val;
  532. if (enable) {
  533. open_eth_notify_can_receive(s);
  534. }
  535. }
  536. }
  537. static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val)
  538. {
  539. unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD);
  540. unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD);
  541. if (val & MIICOMMAND_WCTRLDATA) {
  542. if (fiad == DEFAULT_PHY) {
  543. mii_write_host(&s->mii, rgad,
  544. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  545. }
  546. }
  547. if (val & MIICOMMAND_RSTAT) {
  548. if (fiad == DEFAULT_PHY) {
  549. SET_REGFIELD(s, MIIRX_DATA, PRSD,
  550. mii_read_host(&s->mii, rgad));
  551. } else {
  552. s->regs[MIIRX_DATA] = 0xffff;
  553. }
  554. SET_REGFIELD(s, MIISTATUS, LINKFAIL, qemu_get_queue(s->nic)->link_down);
  555. }
  556. }
  557. static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val)
  558. {
  559. SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val);
  560. if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) {
  561. mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD),
  562. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  563. }
  564. }
  565. static void open_eth_reg_write(void *opaque,
  566. hwaddr addr, uint64_t val, unsigned int size)
  567. {
  568. static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = {
  569. [MODER] = open_eth_moder_host_write,
  570. [INT_SOURCE] = open_eth_int_source_host_write,
  571. [INT_MASK] = open_eth_int_mask_host_write,
  572. [TX_BD_NUM] = open_eth_tx_bd_num_host_write,
  573. [MIICOMMAND] = open_eth_mii_command_host_write,
  574. [MIITX_DATA] = open_eth_mii_tx_host_write,
  575. [MIISTATUS] = open_eth_ro,
  576. };
  577. OpenEthState *s = opaque;
  578. unsigned idx = addr / 4;
  579. if (idx < REG_MAX) {
  580. trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val);
  581. if (reg_write[idx]) {
  582. reg_write[idx](s, val);
  583. } else {
  584. s->regs[idx] = val;
  585. }
  586. }
  587. }
  588. static uint64_t open_eth_desc_read(void *opaque,
  589. hwaddr addr, unsigned int size)
  590. {
  591. OpenEthState *s = opaque;
  592. uint64_t v = 0;
  593. addr &= 0x3ff;
  594. memcpy(&v, (uint8_t *)s->desc + addr, size);
  595. trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v);
  596. return v;
  597. }
  598. static void open_eth_desc_write(void *opaque,
  599. hwaddr addr, uint64_t val, unsigned int size)
  600. {
  601. OpenEthState *s = opaque;
  602. addr &= 0x3ff;
  603. trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val);
  604. memcpy((uint8_t *)s->desc + addr, &val, size);
  605. open_eth_check_start_xmit(s);
  606. }
  607. static const MemoryRegionOps open_eth_reg_ops = {
  608. .read = open_eth_reg_read,
  609. .write = open_eth_reg_write,
  610. };
  611. static const MemoryRegionOps open_eth_desc_ops = {
  612. .read = open_eth_desc_read,
  613. .write = open_eth_desc_write,
  614. };
  615. static int sysbus_open_eth_init(SysBusDevice *sbd)
  616. {
  617. DeviceState *dev = DEVICE(sbd);
  618. OpenEthState *s = OPEN_ETH(dev);
  619. memory_region_init_io(&s->reg_io, OBJECT(dev), &open_eth_reg_ops, s,
  620. "open_eth.regs", 0x54);
  621. sysbus_init_mmio(sbd, &s->reg_io);
  622. memory_region_init_io(&s->desc_io, OBJECT(dev), &open_eth_desc_ops, s,
  623. "open_eth.desc", 0x400);
  624. sysbus_init_mmio(sbd, &s->desc_io);
  625. sysbus_init_irq(sbd, &s->irq);
  626. s->nic = qemu_new_nic(&net_open_eth_info, &s->conf,
  627. object_get_typename(OBJECT(s)), dev->id, s);
  628. return 0;
  629. }
  630. static void qdev_open_eth_reset(DeviceState *dev)
  631. {
  632. OpenEthState *d = OPEN_ETH(dev);
  633. open_eth_reset(d);
  634. }
  635. static Property open_eth_properties[] = {
  636. DEFINE_NIC_PROPERTIES(OpenEthState, conf),
  637. DEFINE_PROP_END_OF_LIST(),
  638. };
  639. static void open_eth_class_init(ObjectClass *klass, void *data)
  640. {
  641. DeviceClass *dc = DEVICE_CLASS(klass);
  642. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  643. k->init = sysbus_open_eth_init;
  644. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  645. dc->desc = "Opencores 10/100 Mbit Ethernet";
  646. dc->reset = qdev_open_eth_reset;
  647. dc->props = open_eth_properties;
  648. }
  649. static const TypeInfo open_eth_info = {
  650. .name = TYPE_OPEN_ETH,
  651. .parent = TYPE_SYS_BUS_DEVICE,
  652. .instance_size = sizeof(OpenEthState),
  653. .class_init = open_eth_class_init,
  654. };
  655. static void open_eth_register_types(void)
  656. {
  657. type_register_static(&open_eth_info);
  658. }
  659. type_init(open_eth_register_types)