eccmemctl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * QEMU Sparc Sun4m ECC memory controller emulation
  3. *
  4. * Copyright (c) 2007 Robert Reif
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw/sysbus.h"
  25. #include "trace.h"
  26. /* There are 3 versions of this chip used in SMP sun4m systems:
  27. * MCC (version 0, implementation 0) SS-600MP
  28. * EMC (version 0, implementation 1) SS-10
  29. * SMC (version 0, implementation 2) SS-10SX and SS-20
  30. *
  31. * Chipset docs:
  32. * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
  33. * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
  34. */
  35. #define ECC_MCC 0x00000000
  36. #define ECC_EMC 0x10000000
  37. #define ECC_SMC 0x20000000
  38. /* Register indexes */
  39. #define ECC_MER 0 /* Memory Enable Register */
  40. #define ECC_MDR 1 /* Memory Delay Register */
  41. #define ECC_MFSR 2 /* Memory Fault Status Register */
  42. #define ECC_VCR 3 /* Video Configuration Register */
  43. #define ECC_MFAR0 4 /* Memory Fault Address Register 0 */
  44. #define ECC_MFAR1 5 /* Memory Fault Address Register 1 */
  45. #define ECC_DR 6 /* Diagnostic Register */
  46. #define ECC_ECR0 7 /* Event Count Register 0 */
  47. #define ECC_ECR1 8 /* Event Count Register 1 */
  48. /* ECC fault control register */
  49. #define ECC_MER_EE 0x00000001 /* Enable ECC checking */
  50. #define ECC_MER_EI 0x00000002 /* Enable Interrupts on
  51. correctable errors */
  52. #define ECC_MER_MRR0 0x00000004 /* SIMM 0 */
  53. #define ECC_MER_MRR1 0x00000008 /* SIMM 1 */
  54. #define ECC_MER_MRR2 0x00000010 /* SIMM 2 */
  55. #define ECC_MER_MRR3 0x00000020 /* SIMM 3 */
  56. #define ECC_MER_MRR4 0x00000040 /* SIMM 4 */
  57. #define ECC_MER_MRR5 0x00000080 /* SIMM 5 */
  58. #define ECC_MER_MRR6 0x00000100 /* SIMM 6 */
  59. #define ECC_MER_MRR7 0x00000200 /* SIMM 7 */
  60. #define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */
  61. #define ECC_MER_MRR 0x000003fc /* MRR mask */
  62. #define ECC_MER_A 0x00000400 /* Memory controller addr map select */
  63. #define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */
  64. #define ECC_MER_VER 0x0f000000 /* Version */
  65. #define ECC_MER_IMPL 0xf0000000 /* Implementation */
  66. #define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */
  67. #define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */
  68. #define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */
  69. /* ECC memory delay register */
  70. #define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */
  71. #define ECC_MDR_MI 0x00001c00 /* MIH Delay */
  72. #define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */
  73. #define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */
  74. #define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */
  75. #define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */
  76. #define ECC_MDR_RSC 0x80000000 /* Refresh load control */
  77. #define ECC_MDR_MASK 0x7fffffff
  78. /* ECC fault status register */
  79. #define ECC_MFSR_CE 0x00000001 /* Correctable error */
  80. #define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */
  81. #define ECC_MFSR_TO 0x00000004 /* Timeout on write */
  82. #define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */
  83. #define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */
  84. #define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */
  85. #define ECC_MFSR_ME 0x00010000 /* Multiple errors */
  86. #define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */
  87. /* ECC fault address register 0 */
  88. #define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */
  89. #define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */
  90. #define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */
  91. #define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */
  92. #define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */
  93. #define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */
  94. #define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */
  95. #define ECC_MFAR0_S 0x08000000 /* Supervisor mode */
  96. #define ECC_MFARO_MID 0xf0000000 /* Module ID */
  97. /* ECC diagnostic register */
  98. #define ECC_DR_CBX 0x00000001
  99. #define ECC_DR_CB0 0x00000002
  100. #define ECC_DR_CB1 0x00000004
  101. #define ECC_DR_CB2 0x00000008
  102. #define ECC_DR_CB4 0x00000010
  103. #define ECC_DR_CB8 0x00000020
  104. #define ECC_DR_CB16 0x00000040
  105. #define ECC_DR_CB32 0x00000080
  106. #define ECC_DR_DMODE 0x00000c00
  107. #define ECC_NREGS 9
  108. #define ECC_SIZE (ECC_NREGS * sizeof(uint32_t))
  109. #define ECC_DIAG_SIZE 4
  110. #define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1)
  111. #define TYPE_ECC_MEMCTL "eccmemctl"
  112. #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
  113. typedef struct ECCState {
  114. SysBusDevice parent_obj;
  115. MemoryRegion iomem, iomem_diag;
  116. qemu_irq irq;
  117. uint32_t regs[ECC_NREGS];
  118. uint8_t diag[ECC_DIAG_SIZE];
  119. uint32_t version;
  120. } ECCState;
  121. static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
  122. unsigned size)
  123. {
  124. ECCState *s = opaque;
  125. switch (addr >> 2) {
  126. case ECC_MER:
  127. if (s->version == ECC_MCC)
  128. s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
  129. else if (s->version == ECC_EMC)
  130. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
  131. else if (s->version == ECC_SMC)
  132. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
  133. trace_ecc_mem_writel_mer(val);
  134. break;
  135. case ECC_MDR:
  136. s->regs[ECC_MDR] = val & ECC_MDR_MASK;
  137. trace_ecc_mem_writel_mdr(val);
  138. break;
  139. case ECC_MFSR:
  140. s->regs[ECC_MFSR] = val;
  141. qemu_irq_lower(s->irq);
  142. trace_ecc_mem_writel_mfsr(val);
  143. break;
  144. case ECC_VCR:
  145. s->regs[ECC_VCR] = val;
  146. trace_ecc_mem_writel_vcr(val);
  147. break;
  148. case ECC_DR:
  149. s->regs[ECC_DR] = val;
  150. trace_ecc_mem_writel_dr(val);
  151. break;
  152. case ECC_ECR0:
  153. s->regs[ECC_ECR0] = val;
  154. trace_ecc_mem_writel_ecr0(val);
  155. break;
  156. case ECC_ECR1:
  157. s->regs[ECC_ECR0] = val;
  158. trace_ecc_mem_writel_ecr1(val);
  159. break;
  160. }
  161. }
  162. static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
  163. unsigned size)
  164. {
  165. ECCState *s = opaque;
  166. uint32_t ret = 0;
  167. switch (addr >> 2) {
  168. case ECC_MER:
  169. ret = s->regs[ECC_MER];
  170. trace_ecc_mem_readl_mer(ret);
  171. break;
  172. case ECC_MDR:
  173. ret = s->regs[ECC_MDR];
  174. trace_ecc_mem_readl_mdr(ret);
  175. break;
  176. case ECC_MFSR:
  177. ret = s->regs[ECC_MFSR];
  178. trace_ecc_mem_readl_mfsr(ret);
  179. break;
  180. case ECC_VCR:
  181. ret = s->regs[ECC_VCR];
  182. trace_ecc_mem_readl_vcr(ret);
  183. break;
  184. case ECC_MFAR0:
  185. ret = s->regs[ECC_MFAR0];
  186. trace_ecc_mem_readl_mfar0(ret);
  187. break;
  188. case ECC_MFAR1:
  189. ret = s->regs[ECC_MFAR1];
  190. trace_ecc_mem_readl_mfar1(ret);
  191. break;
  192. case ECC_DR:
  193. ret = s->regs[ECC_DR];
  194. trace_ecc_mem_readl_dr(ret);
  195. break;
  196. case ECC_ECR0:
  197. ret = s->regs[ECC_ECR0];
  198. trace_ecc_mem_readl_ecr0(ret);
  199. break;
  200. case ECC_ECR1:
  201. ret = s->regs[ECC_ECR0];
  202. trace_ecc_mem_readl_ecr1(ret);
  203. break;
  204. }
  205. return ret;
  206. }
  207. static const MemoryRegionOps ecc_mem_ops = {
  208. .read = ecc_mem_read,
  209. .write = ecc_mem_write,
  210. .endianness = DEVICE_NATIVE_ENDIAN,
  211. .valid = {
  212. .min_access_size = 4,
  213. .max_access_size = 4,
  214. },
  215. };
  216. static void ecc_diag_mem_write(void *opaque, hwaddr addr,
  217. uint64_t val, unsigned size)
  218. {
  219. ECCState *s = opaque;
  220. trace_ecc_diag_mem_writeb(addr, val);
  221. s->diag[addr & ECC_DIAG_MASK] = val;
  222. }
  223. static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
  224. unsigned size)
  225. {
  226. ECCState *s = opaque;
  227. uint32_t ret = s->diag[(int)addr];
  228. trace_ecc_diag_mem_readb(addr, ret);
  229. return ret;
  230. }
  231. static const MemoryRegionOps ecc_diag_mem_ops = {
  232. .read = ecc_diag_mem_read,
  233. .write = ecc_diag_mem_write,
  234. .endianness = DEVICE_NATIVE_ENDIAN,
  235. .valid = {
  236. .min_access_size = 1,
  237. .max_access_size = 1,
  238. },
  239. };
  240. static const VMStateDescription vmstate_ecc = {
  241. .name ="ECC",
  242. .version_id = 3,
  243. .minimum_version_id = 3,
  244. .minimum_version_id_old = 3,
  245. .fields = (VMStateField []) {
  246. VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
  247. VMSTATE_BUFFER(diag, ECCState),
  248. VMSTATE_UINT32(version, ECCState),
  249. VMSTATE_END_OF_LIST()
  250. }
  251. };
  252. static void ecc_reset(DeviceState *d)
  253. {
  254. ECCState *s = ECC_MEMCTL(d);
  255. if (s->version == ECC_MCC) {
  256. s->regs[ECC_MER] &= ECC_MER_REU;
  257. } else {
  258. s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
  259. ECC_MER_DCI);
  260. }
  261. s->regs[ECC_MDR] = 0x20;
  262. s->regs[ECC_MFSR] = 0;
  263. s->regs[ECC_VCR] = 0;
  264. s->regs[ECC_MFAR0] = 0x07c00000;
  265. s->regs[ECC_MFAR1] = 0;
  266. s->regs[ECC_DR] = 0;
  267. s->regs[ECC_ECR0] = 0;
  268. s->regs[ECC_ECR1] = 0;
  269. }
  270. static int ecc_init1(SysBusDevice *dev)
  271. {
  272. ECCState *s = ECC_MEMCTL(dev);
  273. sysbus_init_irq(dev, &s->irq);
  274. s->regs[0] = s->version;
  275. memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE);
  276. sysbus_init_mmio(dev, &s->iomem);
  277. if (s->version == ECC_MCC) { // SS-600MP only
  278. memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
  279. "ecc.diag", ECC_DIAG_SIZE);
  280. sysbus_init_mmio(dev, &s->iomem_diag);
  281. }
  282. return 0;
  283. }
  284. static Property ecc_properties[] = {
  285. DEFINE_PROP_UINT32("version", ECCState, version, -1),
  286. DEFINE_PROP_END_OF_LIST(),
  287. };
  288. static void ecc_class_init(ObjectClass *klass, void *data)
  289. {
  290. DeviceClass *dc = DEVICE_CLASS(klass);
  291. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  292. k->init = ecc_init1;
  293. dc->reset = ecc_reset;
  294. dc->vmsd = &vmstate_ecc;
  295. dc->props = ecc_properties;
  296. }
  297. static const TypeInfo ecc_info = {
  298. .name = TYPE_ECC_MEMCTL,
  299. .parent = TYPE_SYS_BUS_DEVICE,
  300. .instance_size = sizeof(ECCState),
  301. .class_init = ecc_class_init,
  302. };
  303. static void ecc_register_types(void)
  304. {
  305. type_register_static(&ecc_info);
  306. }
  307. type_init(ecc_register_types)