arm11scu.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * ARM11MPCore Snoop Control Unit (SCU) emulation
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Copyright (c) 2013 SUSE LINUX Products GmbH
  6. * Written by Paul Brook and Andreas Färber
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw/misc/arm11scu.h"
  11. static uint64_t mpcore_scu_read(void *opaque, hwaddr offset,
  12. unsigned size)
  13. {
  14. ARM11SCUState *s = (ARM11SCUState *)opaque;
  15. int id;
  16. /* SCU */
  17. switch (offset) {
  18. case 0x00: /* Control. */
  19. return s->control;
  20. case 0x04: /* Configuration. */
  21. id = ((1 << s->num_cpu) - 1) << 4;
  22. return id | (s->num_cpu - 1);
  23. case 0x08: /* CPU status. */
  24. return 0;
  25. case 0x0c: /* Invalidate all. */
  26. return 0;
  27. default:
  28. qemu_log_mask(LOG_GUEST_ERROR,
  29. "mpcore_priv_read: Bad offset %x\n", (int)offset);
  30. return 0;
  31. }
  32. }
  33. static void mpcore_scu_write(void *opaque, hwaddr offset,
  34. uint64_t value, unsigned size)
  35. {
  36. ARM11SCUState *s = (ARM11SCUState *)opaque;
  37. /* SCU */
  38. switch (offset) {
  39. case 0: /* Control register. */
  40. s->control = value & 1;
  41. break;
  42. case 0x0c: /* Invalidate all. */
  43. /* This is a no-op as cache is not emulated. */
  44. break;
  45. default:
  46. qemu_log_mask(LOG_GUEST_ERROR,
  47. "mpcore_priv_read: Bad offset %x\n", (int)offset);
  48. }
  49. }
  50. static const MemoryRegionOps mpcore_scu_ops = {
  51. .read = mpcore_scu_read,
  52. .write = mpcore_scu_write,
  53. .endianness = DEVICE_NATIVE_ENDIAN,
  54. };
  55. static void arm11_scu_realize(DeviceState *dev, Error **errp)
  56. {
  57. }
  58. static void arm11_scu_init(Object *obj)
  59. {
  60. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  61. ARM11SCUState *s = ARM11_SCU(obj);
  62. memory_region_init_io(&s->iomem, OBJECT(s),
  63. &mpcore_scu_ops, s, "mpcore-scu", 0x100);
  64. sysbus_init_mmio(sbd, &s->iomem);
  65. }
  66. static Property arm11_scu_properties[] = {
  67. DEFINE_PROP_UINT32("num-cpu", ARM11SCUState, num_cpu, 1),
  68. DEFINE_PROP_END_OF_LIST()
  69. };
  70. static void arm11_scu_class_init(ObjectClass *oc, void *data)
  71. {
  72. DeviceClass *dc = DEVICE_CLASS(oc);
  73. dc->realize = arm11_scu_realize;
  74. dc->props = arm11_scu_properties;
  75. }
  76. static const TypeInfo arm11_scu_type_info = {
  77. .name = TYPE_ARM11_SCU,
  78. .parent = TYPE_SYS_BUS_DEVICE,
  79. .instance_size = sizeof(ARM11SCUState),
  80. .instance_init = arm11_scu_init,
  81. .class_init = arm11_scu_class_init,
  82. };
  83. static void arm11_scu_register_types(void)
  84. {
  85. type_register_static(&arm11_scu_type_info);
  86. }
  87. type_init(arm11_scu_register_types)