lm32_boards.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * QEMU models for LatticeMico32 uclinux and evr32 boards.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "hw/sysbus.h"
  20. #include "hw/hw.h"
  21. #include "hw/block/flash.h"
  22. #include "hw/devices.h"
  23. #include "hw/boards.h"
  24. #include "hw/loader.h"
  25. #include "sysemu/blockdev.h"
  26. #include "elf.h"
  27. #include "lm32_hwsetup.h"
  28. #include "lm32.h"
  29. #include "exec/address-spaces.h"
  30. typedef struct {
  31. LM32CPU *cpu;
  32. hwaddr bootstrap_pc;
  33. hwaddr flash_base;
  34. hwaddr hwsetup_base;
  35. hwaddr initrd_base;
  36. size_t initrd_size;
  37. hwaddr cmdline_base;
  38. } ResetInfo;
  39. static void cpu_irq_handler(void *opaque, int irq, int level)
  40. {
  41. LM32CPU *cpu = opaque;
  42. CPUState *cs = CPU(cpu);
  43. if (level) {
  44. cpu_interrupt(cs, CPU_INTERRUPT_HARD);
  45. } else {
  46. cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
  47. }
  48. }
  49. static void main_cpu_reset(void *opaque)
  50. {
  51. ResetInfo *reset_info = opaque;
  52. CPULM32State *env = &reset_info->cpu->env;
  53. cpu_reset(CPU(reset_info->cpu));
  54. /* init defaults */
  55. env->pc = (uint32_t)reset_info->bootstrap_pc;
  56. env->regs[R_R1] = (uint32_t)reset_info->hwsetup_base;
  57. env->regs[R_R2] = (uint32_t)reset_info->cmdline_base;
  58. env->regs[R_R3] = (uint32_t)reset_info->initrd_base;
  59. env->regs[R_R4] = (uint32_t)(reset_info->initrd_base +
  60. reset_info->initrd_size);
  61. env->eba = reset_info->flash_base;
  62. env->deba = reset_info->flash_base;
  63. }
  64. static void lm32_evr_init(QEMUMachineInitArgs *args)
  65. {
  66. const char *cpu_model = args->cpu_model;
  67. const char *kernel_filename = args->kernel_filename;
  68. LM32CPU *cpu;
  69. CPULM32State *env;
  70. DriveInfo *dinfo;
  71. MemoryRegion *address_space_mem = get_system_memory();
  72. MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
  73. qemu_irq *cpu_irq, irq[32];
  74. ResetInfo *reset_info;
  75. int i;
  76. /* memory map */
  77. hwaddr flash_base = 0x04000000;
  78. size_t flash_sector_size = 256 * 1024;
  79. size_t flash_size = 32 * 1024 * 1024;
  80. hwaddr ram_base = 0x08000000;
  81. size_t ram_size = 64 * 1024 * 1024;
  82. hwaddr timer0_base = 0x80002000;
  83. hwaddr uart0_base = 0x80006000;
  84. hwaddr timer1_base = 0x8000a000;
  85. int uart0_irq = 0;
  86. int timer0_irq = 1;
  87. int timer1_irq = 3;
  88. reset_info = g_malloc0(sizeof(ResetInfo));
  89. if (cpu_model == NULL) {
  90. cpu_model = "lm32-full";
  91. }
  92. cpu = cpu_lm32_init(cpu_model);
  93. if (cpu == NULL) {
  94. fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
  95. exit(1);
  96. }
  97. env = &cpu->env;
  98. reset_info->cpu = cpu;
  99. reset_info->flash_base = flash_base;
  100. memory_region_init_ram(phys_ram, NULL, "lm32_evr.sdram", ram_size);
  101. vmstate_register_ram_global(phys_ram);
  102. memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
  103. dinfo = drive_get(IF_PFLASH, 0, 0);
  104. /* Spansion S29NS128P */
  105. pflash_cfi02_register(flash_base, NULL, "lm32_evr.flash", flash_size,
  106. dinfo ? dinfo->bdrv : NULL, flash_sector_size,
  107. flash_size / flash_sector_size, 1, 2,
  108. 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
  109. /* create irq lines */
  110. cpu_irq = qemu_allocate_irqs(cpu_irq_handler, cpu, 1);
  111. env->pic_state = lm32_pic_init(*cpu_irq);
  112. for (i = 0; i < 32; i++) {
  113. irq[i] = qdev_get_gpio_in(env->pic_state, i);
  114. }
  115. sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
  116. sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
  117. sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
  118. /* make sure juart isn't the first chardev */
  119. env->juart_state = lm32_juart_init();
  120. reset_info->bootstrap_pc = flash_base;
  121. if (kernel_filename) {
  122. uint64_t entry;
  123. int kernel_size;
  124. kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
  125. 1, ELF_MACHINE, 0);
  126. reset_info->bootstrap_pc = entry;
  127. if (kernel_size < 0) {
  128. kernel_size = load_image_targphys(kernel_filename, ram_base,
  129. ram_size);
  130. reset_info->bootstrap_pc = ram_base;
  131. }
  132. if (kernel_size < 0) {
  133. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  134. kernel_filename);
  135. exit(1);
  136. }
  137. }
  138. qemu_register_reset(main_cpu_reset, reset_info);
  139. }
  140. static void lm32_uclinux_init(QEMUMachineInitArgs *args)
  141. {
  142. const char *cpu_model = args->cpu_model;
  143. const char *kernel_filename = args->kernel_filename;
  144. const char *kernel_cmdline = args->kernel_cmdline;
  145. const char *initrd_filename = args->initrd_filename;
  146. LM32CPU *cpu;
  147. CPULM32State *env;
  148. DriveInfo *dinfo;
  149. MemoryRegion *address_space_mem = get_system_memory();
  150. MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
  151. qemu_irq *cpu_irq, irq[32];
  152. HWSetup *hw;
  153. ResetInfo *reset_info;
  154. int i;
  155. /* memory map */
  156. hwaddr flash_base = 0x04000000;
  157. size_t flash_sector_size = 256 * 1024;
  158. size_t flash_size = 32 * 1024 * 1024;
  159. hwaddr ram_base = 0x08000000;
  160. size_t ram_size = 64 * 1024 * 1024;
  161. hwaddr uart0_base = 0x80000000;
  162. hwaddr timer0_base = 0x80002000;
  163. hwaddr timer1_base = 0x80010000;
  164. hwaddr timer2_base = 0x80012000;
  165. int uart0_irq = 0;
  166. int timer0_irq = 1;
  167. int timer1_irq = 20;
  168. int timer2_irq = 21;
  169. hwaddr hwsetup_base = 0x0bffe000;
  170. hwaddr cmdline_base = 0x0bfff000;
  171. hwaddr initrd_base = 0x08400000;
  172. size_t initrd_max = 0x01000000;
  173. reset_info = g_malloc0(sizeof(ResetInfo));
  174. if (cpu_model == NULL) {
  175. cpu_model = "lm32-full";
  176. }
  177. cpu = cpu_lm32_init(cpu_model);
  178. if (cpu == NULL) {
  179. fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
  180. exit(1);
  181. }
  182. env = &cpu->env;
  183. reset_info->cpu = cpu;
  184. reset_info->flash_base = flash_base;
  185. memory_region_init_ram(phys_ram, NULL, "lm32_uclinux.sdram", ram_size);
  186. vmstate_register_ram_global(phys_ram);
  187. memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
  188. dinfo = drive_get(IF_PFLASH, 0, 0);
  189. /* Spansion S29NS128P */
  190. pflash_cfi02_register(flash_base, NULL, "lm32_uclinux.flash", flash_size,
  191. dinfo ? dinfo->bdrv : NULL, flash_sector_size,
  192. flash_size / flash_sector_size, 1, 2,
  193. 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
  194. /* create irq lines */
  195. cpu_irq = qemu_allocate_irqs(cpu_irq_handler, env, 1);
  196. env->pic_state = lm32_pic_init(*cpu_irq);
  197. for (i = 0; i < 32; i++) {
  198. irq[i] = qdev_get_gpio_in(env->pic_state, i);
  199. }
  200. sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
  201. sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
  202. sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
  203. sysbus_create_simple("lm32-timer", timer2_base, irq[timer2_irq]);
  204. /* make sure juart isn't the first chardev */
  205. env->juart_state = lm32_juart_init();
  206. reset_info->bootstrap_pc = flash_base;
  207. if (kernel_filename) {
  208. uint64_t entry;
  209. int kernel_size;
  210. kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
  211. 1, ELF_MACHINE, 0);
  212. reset_info->bootstrap_pc = entry;
  213. if (kernel_size < 0) {
  214. kernel_size = load_image_targphys(kernel_filename, ram_base,
  215. ram_size);
  216. reset_info->bootstrap_pc = ram_base;
  217. }
  218. if (kernel_size < 0) {
  219. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  220. kernel_filename);
  221. exit(1);
  222. }
  223. }
  224. /* generate a rom with the hardware description */
  225. hw = hwsetup_init();
  226. hwsetup_add_cpu(hw, "LM32", 75000000);
  227. hwsetup_add_flash(hw, "flash", flash_base, flash_size);
  228. hwsetup_add_ddr_sdram(hw, "ddr_sdram", ram_base, ram_size);
  229. hwsetup_add_timer(hw, "timer0", timer0_base, timer0_irq);
  230. hwsetup_add_timer(hw, "timer1_dev_only", timer1_base, timer1_irq);
  231. hwsetup_add_timer(hw, "timer2_dev_only", timer2_base, timer2_irq);
  232. hwsetup_add_uart(hw, "uart", uart0_base, uart0_irq);
  233. hwsetup_add_trailer(hw);
  234. hwsetup_create_rom(hw, hwsetup_base);
  235. hwsetup_free(hw);
  236. reset_info->hwsetup_base = hwsetup_base;
  237. if (kernel_cmdline && strlen(kernel_cmdline)) {
  238. pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
  239. kernel_cmdline);
  240. reset_info->cmdline_base = cmdline_base;
  241. }
  242. if (initrd_filename) {
  243. size_t initrd_size;
  244. initrd_size = load_image_targphys(initrd_filename, initrd_base,
  245. initrd_max);
  246. reset_info->initrd_base = initrd_base;
  247. reset_info->initrd_size = initrd_size;
  248. }
  249. qemu_register_reset(main_cpu_reset, reset_info);
  250. }
  251. static QEMUMachine lm32_evr_machine = {
  252. .name = "lm32-evr",
  253. .desc = "LatticeMico32 EVR32 eval system",
  254. .init = lm32_evr_init,
  255. .is_default = 1,
  256. };
  257. static QEMUMachine lm32_uclinux_machine = {
  258. .name = "lm32-uclinux",
  259. .desc = "lm32 platform for uClinux and u-boot by Theobroma Systems",
  260. .init = lm32_uclinux_init,
  261. .is_default = 0,
  262. };
  263. static void lm32_machine_init(void)
  264. {
  265. qemu_register_machine(&lm32_uclinux_machine);
  266. qemu_register_machine(&lm32_evr_machine);
  267. }
  268. machine_init(lm32_machine_init);