openpic.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. /*
  26. *
  27. * Based on OpenPic implementations:
  28. * - Intel GW80314 I/O companion chip developer's manual
  29. * - Motorola MPC8245 & MPC8540 user manuals.
  30. * - Motorola MCP750 (aka Raven) programmer manual.
  31. * - Motorola Harrier programmer manuel
  32. *
  33. * Serial interrupts, as implemented in Raven chipset are not supported yet.
  34. *
  35. */
  36. #include "hw/hw.h"
  37. #include "hw/ppc/mac.h"
  38. #include "hw/pci/pci.h"
  39. #include "hw/ppc/openpic.h"
  40. #include "hw/ppc/ppc_e500.h"
  41. #include "hw/sysbus.h"
  42. #include "hw/pci/msi.h"
  43. #include "qemu/bitops.h"
  44. #include "qapi/qmp/qerror.h"
  45. //#define DEBUG_OPENPIC
  46. #ifdef DEBUG_OPENPIC
  47. static const int debug_openpic = 1;
  48. #else
  49. static const int debug_openpic = 0;
  50. #endif
  51. #define DPRINTF(fmt, ...) do { \
  52. if (debug_openpic) { \
  53. printf(fmt , ## __VA_ARGS__); \
  54. } \
  55. } while (0)
  56. #define MAX_CPU 32
  57. #define MAX_MSI 8
  58. #define VID 0x03 /* MPIC version ID */
  59. /* OpenPIC capability flags */
  60. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  61. #define OPENPIC_FLAG_ILR (2 << 0)
  62. /* OpenPIC address map */
  63. #define OPENPIC_GLB_REG_START 0x0
  64. #define OPENPIC_GLB_REG_SIZE 0x10F0
  65. #define OPENPIC_TMR_REG_START 0x10F0
  66. #define OPENPIC_TMR_REG_SIZE 0x220
  67. #define OPENPIC_MSI_REG_START 0x1600
  68. #define OPENPIC_MSI_REG_SIZE 0x200
  69. #define OPENPIC_SUMMARY_REG_START 0x3800
  70. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  71. #define OPENPIC_SRC_REG_START 0x10000
  72. #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20)
  73. #define OPENPIC_CPU_REG_START 0x20000
  74. #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000)
  75. /* Raven */
  76. #define RAVEN_MAX_CPU 2
  77. #define RAVEN_MAX_EXT 48
  78. #define RAVEN_MAX_IRQ 64
  79. #define RAVEN_MAX_TMR OPENPIC_MAX_TMR
  80. #define RAVEN_MAX_IPI OPENPIC_MAX_IPI
  81. /* Interrupt definitions */
  82. #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */
  83. #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */
  84. #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */
  85. #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
  86. /* First doorbell IRQ */
  87. #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
  88. typedef struct FslMpicInfo {
  89. int max_ext;
  90. } FslMpicInfo;
  91. static FslMpicInfo fsl_mpic_20 = {
  92. .max_ext = 12,
  93. };
  94. static FslMpicInfo fsl_mpic_42 = {
  95. .max_ext = 12,
  96. };
  97. #define FRR_NIRQ_SHIFT 16
  98. #define FRR_NCPU_SHIFT 8
  99. #define FRR_VID_SHIFT 0
  100. #define VID_REVISION_1_2 2
  101. #define VID_REVISION_1_3 3
  102. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  103. #define GCR_RESET 0x80000000
  104. #define GCR_MODE_PASS 0x00000000
  105. #define GCR_MODE_MIXED 0x20000000
  106. #define GCR_MODE_PROXY 0x60000000
  107. #define TBCR_CI 0x80000000 /* count inhibit */
  108. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  109. #define IDR_EP_SHIFT 31
  110. #define IDR_EP_MASK (1U << IDR_EP_SHIFT)
  111. #define IDR_CI0_SHIFT 30
  112. #define IDR_CI1_SHIFT 29
  113. #define IDR_P1_SHIFT 1
  114. #define IDR_P0_SHIFT 0
  115. #define ILR_INTTGT_MASK 0x000000ff
  116. #define ILR_INTTGT_INT 0x00
  117. #define ILR_INTTGT_CINT 0x01 /* critical */
  118. #define ILR_INTTGT_MCP 0x02 /* machine check */
  119. /* The currently supported INTTGT values happen to be the same as QEMU's
  120. * openpic output codes, but don't depend on this. The output codes
  121. * could change (unlikely, but...) or support could be added for
  122. * more INTTGT values.
  123. */
  124. static const int inttgt_output[][2] = {
  125. { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
  126. { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
  127. { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
  128. };
  129. static int inttgt_to_output(int inttgt)
  130. {
  131. int i;
  132. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  133. if (inttgt_output[i][0] == inttgt) {
  134. return inttgt_output[i][1];
  135. }
  136. }
  137. fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
  138. return OPENPIC_OUTPUT_INT;
  139. }
  140. static int output_to_inttgt(int output)
  141. {
  142. int i;
  143. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  144. if (inttgt_output[i][1] == output) {
  145. return inttgt_output[i][0];
  146. }
  147. }
  148. abort();
  149. }
  150. #define MSIIR_OFFSET 0x140
  151. #define MSIIR_SRS_SHIFT 29
  152. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  153. #define MSIIR_IBS_SHIFT 24
  154. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  155. static int get_current_cpu(void)
  156. {
  157. if (!current_cpu) {
  158. return -1;
  159. }
  160. return current_cpu->cpu_index;
  161. }
  162. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  163. int idx);
  164. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  165. uint32_t val, int idx);
  166. typedef enum IRQType {
  167. IRQ_TYPE_NORMAL = 0,
  168. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  169. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  170. } IRQType;
  171. typedef struct IRQQueue {
  172. /* Round up to the nearest 64 IRQs so that the queue length
  173. * won't change when moving between 32 and 64 bit hosts.
  174. */
  175. unsigned long queue[BITS_TO_LONGS((OPENPIC_MAX_IRQ + 63) & ~63)];
  176. int next;
  177. int priority;
  178. } IRQQueue;
  179. typedef struct IRQSource {
  180. uint32_t ivpr; /* IRQ vector/priority register */
  181. uint32_t idr; /* IRQ destination register */
  182. uint32_t destmask; /* bitmap of CPU destinations */
  183. int last_cpu;
  184. int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
  185. int pending; /* TRUE if IRQ is pending */
  186. IRQType type;
  187. bool level:1; /* level-triggered */
  188. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  189. } IRQSource;
  190. #define IVPR_MASK_SHIFT 31
  191. #define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT)
  192. #define IVPR_ACTIVITY_SHIFT 30
  193. #define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT)
  194. #define IVPR_MODE_SHIFT 29
  195. #define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT)
  196. #define IVPR_POLARITY_SHIFT 23
  197. #define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT)
  198. #define IVPR_SENSE_SHIFT 22
  199. #define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT)
  200. #define IVPR_PRIORITY_MASK (0xFU << 16)
  201. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  202. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  203. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  204. #define IDR_EP 0x80000000 /* external pin */
  205. #define IDR_CI 0x40000000 /* critical interrupt */
  206. typedef struct IRQDest {
  207. int32_t ctpr; /* CPU current task priority */
  208. IRQQueue raised;
  209. IRQQueue servicing;
  210. qemu_irq *irqs;
  211. /* Count of IRQ sources asserting on non-INT outputs */
  212. uint32_t outputs_active[OPENPIC_OUTPUT_NB];
  213. } IRQDest;
  214. #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC)
  215. typedef struct OpenPICState {
  216. /*< private >*/
  217. SysBusDevice parent_obj;
  218. /*< public >*/
  219. MemoryRegion mem;
  220. /* Behavior control */
  221. FslMpicInfo *fsl;
  222. uint32_t model;
  223. uint32_t flags;
  224. uint32_t nb_irqs;
  225. uint32_t vid;
  226. uint32_t vir; /* Vendor identification register */
  227. uint32_t vector_mask;
  228. uint32_t tfrr_reset;
  229. uint32_t ivpr_reset;
  230. uint32_t idr_reset;
  231. uint32_t brr1;
  232. uint32_t mpic_mode_mask;
  233. /* Sub-regions */
  234. MemoryRegion sub_io_mem[6];
  235. /* Global registers */
  236. uint32_t frr; /* Feature reporting register */
  237. uint32_t gcr; /* Global configuration register */
  238. uint32_t pir; /* Processor initialization register */
  239. uint32_t spve; /* Spurious vector register */
  240. uint32_t tfrr; /* Timer frequency reporting register */
  241. /* Source registers */
  242. IRQSource src[OPENPIC_MAX_IRQ];
  243. /* Local registers per output pin */
  244. IRQDest dst[MAX_CPU];
  245. uint32_t nb_cpus;
  246. /* Timer registers */
  247. struct {
  248. uint32_t tccr; /* Global timer current count register */
  249. uint32_t tbcr; /* Global timer base count register */
  250. } timers[OPENPIC_MAX_TMR];
  251. /* Shared MSI registers */
  252. struct {
  253. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  254. } msi[MAX_MSI];
  255. uint32_t max_irq;
  256. uint32_t irq_ipi0;
  257. uint32_t irq_tim0;
  258. uint32_t irq_msi;
  259. } OpenPICState;
  260. static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
  261. {
  262. set_bit(n_IRQ, q->queue);
  263. }
  264. static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
  265. {
  266. clear_bit(n_IRQ, q->queue);
  267. }
  268. static inline int IRQ_testbit(IRQQueue *q, int n_IRQ)
  269. {
  270. return test_bit(n_IRQ, q->queue);
  271. }
  272. static void IRQ_check(OpenPICState *opp, IRQQueue *q)
  273. {
  274. int irq = -1;
  275. int next = -1;
  276. int priority = -1;
  277. for (;;) {
  278. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  279. if (irq == opp->max_irq) {
  280. break;
  281. }
  282. DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  283. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  284. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  285. next = irq;
  286. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  287. }
  288. }
  289. q->next = next;
  290. q->priority = priority;
  291. }
  292. static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
  293. {
  294. /* XXX: optimize */
  295. IRQ_check(opp, q);
  296. return q->next;
  297. }
  298. static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
  299. bool active, bool was_active)
  300. {
  301. IRQDest *dst;
  302. IRQSource *src;
  303. int priority;
  304. dst = &opp->dst[n_CPU];
  305. src = &opp->src[n_IRQ];
  306. DPRINTF("%s: IRQ %d active %d was %d\n",
  307. __func__, n_IRQ, active, was_active);
  308. if (src->output != OPENPIC_OUTPUT_INT) {
  309. DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
  310. __func__, src->output, n_IRQ, active, was_active,
  311. dst->outputs_active[src->output]);
  312. /* On Freescale MPIC, critical interrupts ignore priority,
  313. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  314. * masking.
  315. */
  316. if (active) {
  317. if (!was_active && dst->outputs_active[src->output]++ == 0) {
  318. DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  319. __func__, src->output, n_CPU, n_IRQ);
  320. qemu_irq_raise(dst->irqs[src->output]);
  321. }
  322. } else {
  323. if (was_active && --dst->outputs_active[src->output] == 0) {
  324. DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  325. __func__, src->output, n_CPU, n_IRQ);
  326. qemu_irq_lower(dst->irqs[src->output]);
  327. }
  328. }
  329. return;
  330. }
  331. priority = IVPR_PRIORITY(src->ivpr);
  332. /* Even if the interrupt doesn't have enough priority,
  333. * it is still raised, in case ctpr is lowered later.
  334. */
  335. if (active) {
  336. IRQ_setbit(&dst->raised, n_IRQ);
  337. } else {
  338. IRQ_resetbit(&dst->raised, n_IRQ);
  339. }
  340. IRQ_check(opp, &dst->raised);
  341. if (active && priority <= dst->ctpr) {
  342. DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  343. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  344. active = 0;
  345. }
  346. if (active) {
  347. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  348. priority <= dst->servicing.priority) {
  349. DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  350. __func__, n_IRQ, dst->servicing.next, n_CPU);
  351. } else {
  352. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  353. __func__, n_CPU, n_IRQ, dst->raised.next);
  354. qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  355. }
  356. } else {
  357. IRQ_get_next(opp, &dst->servicing);
  358. if (dst->raised.priority > dst->ctpr &&
  359. dst->raised.priority > dst->servicing.priority) {
  360. DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  361. __func__, n_IRQ, dst->raised.next, dst->raised.priority,
  362. dst->ctpr, dst->servicing.priority, n_CPU);
  363. /* IRQ line stays asserted */
  364. } else {
  365. DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  366. __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
  367. qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  368. }
  369. }
  370. }
  371. /* update pic state because registers for n_IRQ have changed value */
  372. static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
  373. {
  374. IRQSource *src;
  375. bool active, was_active;
  376. int i;
  377. src = &opp->src[n_IRQ];
  378. active = src->pending;
  379. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  380. /* Interrupt source is disabled */
  381. DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  382. active = false;
  383. }
  384. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  385. /*
  386. * We don't have a similar check for already-active because
  387. * ctpr may have changed and we need to withdraw the interrupt.
  388. */
  389. if (!active && !was_active) {
  390. DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  391. return;
  392. }
  393. if (active) {
  394. src->ivpr |= IVPR_ACTIVITY_MASK;
  395. } else {
  396. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  397. }
  398. if (src->destmask == 0) {
  399. /* No target */
  400. DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
  401. return;
  402. }
  403. if (src->destmask == (1 << src->last_cpu)) {
  404. /* Only one CPU is allowed to receive this IRQ */
  405. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  406. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  407. /* Directed delivery mode */
  408. for (i = 0; i < opp->nb_cpus; i++) {
  409. if (src->destmask & (1 << i)) {
  410. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  411. }
  412. }
  413. } else {
  414. /* Distributed delivery mode */
  415. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  416. if (i == opp->nb_cpus) {
  417. i = 0;
  418. }
  419. if (src->destmask & (1 << i)) {
  420. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  421. src->last_cpu = i;
  422. break;
  423. }
  424. }
  425. }
  426. }
  427. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  428. {
  429. OpenPICState *opp = opaque;
  430. IRQSource *src;
  431. if (n_IRQ >= OPENPIC_MAX_IRQ) {
  432. fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  433. abort();
  434. }
  435. src = &opp->src[n_IRQ];
  436. DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
  437. n_IRQ, level, src->ivpr);
  438. if (src->level) {
  439. /* level-sensitive irq */
  440. src->pending = level;
  441. openpic_update_irq(opp, n_IRQ);
  442. } else {
  443. /* edge-sensitive irq */
  444. if (level) {
  445. src->pending = 1;
  446. openpic_update_irq(opp, n_IRQ);
  447. }
  448. if (src->output != OPENPIC_OUTPUT_INT) {
  449. /* Edge-triggered interrupts shouldn't be used
  450. * with non-INT delivery, but just in case,
  451. * try to make it do something sane rather than
  452. * cause an interrupt storm. This is close to
  453. * what you'd probably see happen in real hardware.
  454. */
  455. src->pending = 0;
  456. openpic_update_irq(opp, n_IRQ);
  457. }
  458. }
  459. }
  460. static void openpic_reset(DeviceState *d)
  461. {
  462. OpenPICState *opp = OPENPIC(d);
  463. int i;
  464. opp->gcr = GCR_RESET;
  465. /* Initialise controller registers */
  466. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  467. ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
  468. (opp->vid << FRR_VID_SHIFT);
  469. opp->pir = 0;
  470. opp->spve = -1 & opp->vector_mask;
  471. opp->tfrr = opp->tfrr_reset;
  472. /* Initialise IRQ sources */
  473. for (i = 0; i < opp->max_irq; i++) {
  474. opp->src[i].ivpr = opp->ivpr_reset;
  475. opp->src[i].idr = opp->idr_reset;
  476. switch (opp->src[i].type) {
  477. case IRQ_TYPE_NORMAL:
  478. opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  479. break;
  480. case IRQ_TYPE_FSLINT:
  481. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  482. break;
  483. case IRQ_TYPE_FSLSPECIAL:
  484. break;
  485. }
  486. }
  487. /* Initialise IRQ destinations */
  488. for (i = 0; i < MAX_CPU; i++) {
  489. opp->dst[i].ctpr = 15;
  490. memset(&opp->dst[i].raised, 0, sizeof(IRQQueue));
  491. opp->dst[i].raised.next = -1;
  492. memset(&opp->dst[i].servicing, 0, sizeof(IRQQueue));
  493. opp->dst[i].servicing.next = -1;
  494. }
  495. /* Initialise timers */
  496. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  497. opp->timers[i].tccr = 0;
  498. opp->timers[i].tbcr = TBCR_CI;
  499. }
  500. /* Go out of RESET state */
  501. opp->gcr = 0;
  502. }
  503. static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
  504. {
  505. return opp->src[n_IRQ].idr;
  506. }
  507. static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
  508. {
  509. if (opp->flags & OPENPIC_FLAG_ILR) {
  510. return output_to_inttgt(opp->src[n_IRQ].output);
  511. }
  512. return 0xffffffff;
  513. }
  514. static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
  515. {
  516. return opp->src[n_IRQ].ivpr;
  517. }
  518. static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
  519. {
  520. IRQSource *src = &opp->src[n_IRQ];
  521. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  522. uint32_t crit_mask = 0;
  523. uint32_t mask = normal_mask;
  524. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  525. int i;
  526. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  527. crit_mask = mask << crit_shift;
  528. mask |= crit_mask | IDR_EP;
  529. }
  530. src->idr = val & mask;
  531. DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  532. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  533. if (src->idr & crit_mask) {
  534. if (src->idr & normal_mask) {
  535. DPRINTF("%s: IRQ configured for multiple output types, using "
  536. "critical\n", __func__);
  537. }
  538. src->output = OPENPIC_OUTPUT_CINT;
  539. src->nomask = true;
  540. src->destmask = 0;
  541. for (i = 0; i < opp->nb_cpus; i++) {
  542. int n_ci = IDR_CI0_SHIFT - i;
  543. if (src->idr & (1UL << n_ci)) {
  544. src->destmask |= 1UL << i;
  545. }
  546. }
  547. } else {
  548. src->output = OPENPIC_OUTPUT_INT;
  549. src->nomask = false;
  550. src->destmask = src->idr & normal_mask;
  551. }
  552. } else {
  553. src->destmask = src->idr;
  554. }
  555. }
  556. static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
  557. {
  558. if (opp->flags & OPENPIC_FLAG_ILR) {
  559. IRQSource *src = &opp->src[n_IRQ];
  560. src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
  561. DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  562. src->output);
  563. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  564. }
  565. }
  566. static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
  567. {
  568. uint32_t mask;
  569. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  570. * the polarity bit is read-only on internal interrupts.
  571. */
  572. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  573. IVPR_POLARITY_MASK | opp->vector_mask;
  574. /* ACTIVITY bit is read-only */
  575. opp->src[n_IRQ].ivpr =
  576. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  577. /* For FSL internal interrupts, The sense bit is reserved and zero,
  578. * and the interrupt is always level-triggered. Timers and IPIs
  579. * have no sense or polarity bits, and are edge-triggered.
  580. */
  581. switch (opp->src[n_IRQ].type) {
  582. case IRQ_TYPE_NORMAL:
  583. opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  584. break;
  585. case IRQ_TYPE_FSLINT:
  586. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  587. break;
  588. case IRQ_TYPE_FSLSPECIAL:
  589. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  590. break;
  591. }
  592. openpic_update_irq(opp, n_IRQ);
  593. DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  594. opp->src[n_IRQ].ivpr);
  595. }
  596. static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
  597. {
  598. bool mpic_proxy = false;
  599. if (val & GCR_RESET) {
  600. openpic_reset(DEVICE(opp));
  601. return;
  602. }
  603. opp->gcr &= ~opp->mpic_mode_mask;
  604. opp->gcr |= val & opp->mpic_mode_mask;
  605. /* Set external proxy mode */
  606. if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
  607. mpic_proxy = true;
  608. }
  609. ppce500_set_mpic_proxy(mpic_proxy);
  610. }
  611. static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
  612. unsigned len)
  613. {
  614. OpenPICState *opp = opaque;
  615. IRQDest *dst;
  616. int idx;
  617. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  618. __func__, addr, val);
  619. if (addr & 0xF) {
  620. return;
  621. }
  622. switch (addr) {
  623. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  624. break;
  625. case 0x40:
  626. case 0x50:
  627. case 0x60:
  628. case 0x70:
  629. case 0x80:
  630. case 0x90:
  631. case 0xA0:
  632. case 0xB0:
  633. openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
  634. break;
  635. case 0x1000: /* FRR */
  636. break;
  637. case 0x1020: /* GCR */
  638. openpic_gcr_write(opp, val);
  639. break;
  640. case 0x1080: /* VIR */
  641. break;
  642. case 0x1090: /* PIR */
  643. for (idx = 0; idx < opp->nb_cpus; idx++) {
  644. if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
  645. DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
  646. dst = &opp->dst[idx];
  647. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
  648. } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
  649. DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
  650. dst = &opp->dst[idx];
  651. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
  652. }
  653. }
  654. opp->pir = val;
  655. break;
  656. case 0x10A0: /* IPI_IVPR */
  657. case 0x10B0:
  658. case 0x10C0:
  659. case 0x10D0:
  660. {
  661. int idx;
  662. idx = (addr - 0x10A0) >> 4;
  663. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  664. }
  665. break;
  666. case 0x10E0: /* SPVE */
  667. opp->spve = val & opp->vector_mask;
  668. break;
  669. default:
  670. break;
  671. }
  672. }
  673. static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
  674. {
  675. OpenPICState *opp = opaque;
  676. uint32_t retval;
  677. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  678. retval = 0xFFFFFFFF;
  679. if (addr & 0xF) {
  680. return retval;
  681. }
  682. switch (addr) {
  683. case 0x1000: /* FRR */
  684. retval = opp->frr;
  685. break;
  686. case 0x1020: /* GCR */
  687. retval = opp->gcr;
  688. break;
  689. case 0x1080: /* VIR */
  690. retval = opp->vir;
  691. break;
  692. case 0x1090: /* PIR */
  693. retval = 0x00000000;
  694. break;
  695. case 0x00: /* Block Revision Register1 (BRR1) */
  696. retval = opp->brr1;
  697. break;
  698. case 0x40:
  699. case 0x50:
  700. case 0x60:
  701. case 0x70:
  702. case 0x80:
  703. case 0x90:
  704. case 0xA0:
  705. case 0xB0:
  706. retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
  707. break;
  708. case 0x10A0: /* IPI_IVPR */
  709. case 0x10B0:
  710. case 0x10C0:
  711. case 0x10D0:
  712. {
  713. int idx;
  714. idx = (addr - 0x10A0) >> 4;
  715. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  716. }
  717. break;
  718. case 0x10E0: /* SPVE */
  719. retval = opp->spve;
  720. break;
  721. default:
  722. break;
  723. }
  724. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  725. return retval;
  726. }
  727. static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
  728. unsigned len)
  729. {
  730. OpenPICState *opp = opaque;
  731. int idx;
  732. addr += 0x10f0;
  733. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  734. __func__, addr, val);
  735. if (addr & 0xF) {
  736. return;
  737. }
  738. if (addr == 0x10f0) {
  739. /* TFRR */
  740. opp->tfrr = val;
  741. return;
  742. }
  743. idx = (addr >> 6) & 0x3;
  744. addr = addr & 0x30;
  745. switch (addr & 0x30) {
  746. case 0x00: /* TCCR */
  747. break;
  748. case 0x10: /* TBCR */
  749. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  750. (val & TBCR_CI) == 0 &&
  751. (opp->timers[idx].tbcr & TBCR_CI) != 0) {
  752. opp->timers[idx].tccr &= ~TCCR_TOG;
  753. }
  754. opp->timers[idx].tbcr = val;
  755. break;
  756. case 0x20: /* TVPR */
  757. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  758. break;
  759. case 0x30: /* TDR */
  760. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  761. break;
  762. }
  763. }
  764. static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
  765. {
  766. OpenPICState *opp = opaque;
  767. uint32_t retval = -1;
  768. int idx;
  769. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  770. if (addr & 0xF) {
  771. goto out;
  772. }
  773. idx = (addr >> 6) & 0x3;
  774. if (addr == 0x0) {
  775. /* TFRR */
  776. retval = opp->tfrr;
  777. goto out;
  778. }
  779. switch (addr & 0x30) {
  780. case 0x00: /* TCCR */
  781. retval = opp->timers[idx].tccr;
  782. break;
  783. case 0x10: /* TBCR */
  784. retval = opp->timers[idx].tbcr;
  785. break;
  786. case 0x20: /* TIPV */
  787. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  788. break;
  789. case 0x30: /* TIDE (TIDR) */
  790. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  791. break;
  792. }
  793. out:
  794. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  795. return retval;
  796. }
  797. static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
  798. unsigned len)
  799. {
  800. OpenPICState *opp = opaque;
  801. int idx;
  802. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  803. __func__, addr, val);
  804. addr = addr & 0xffff;
  805. idx = addr >> 5;
  806. switch (addr & 0x1f) {
  807. case 0x00:
  808. write_IRQreg_ivpr(opp, idx, val);
  809. break;
  810. case 0x10:
  811. write_IRQreg_idr(opp, idx, val);
  812. break;
  813. case 0x18:
  814. write_IRQreg_ilr(opp, idx, val);
  815. break;
  816. }
  817. }
  818. static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
  819. {
  820. OpenPICState *opp = opaque;
  821. uint32_t retval;
  822. int idx;
  823. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  824. retval = 0xFFFFFFFF;
  825. addr = addr & 0xffff;
  826. idx = addr >> 5;
  827. switch (addr & 0x1f) {
  828. case 0x00:
  829. retval = read_IRQreg_ivpr(opp, idx);
  830. break;
  831. case 0x10:
  832. retval = read_IRQreg_idr(opp, idx);
  833. break;
  834. case 0x18:
  835. retval = read_IRQreg_ilr(opp, idx);
  836. break;
  837. }
  838. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  839. return retval;
  840. }
  841. static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
  842. unsigned size)
  843. {
  844. OpenPICState *opp = opaque;
  845. int idx = opp->irq_msi;
  846. int srs, ibs;
  847. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  848. __func__, addr, val);
  849. if (addr & 0xF) {
  850. return;
  851. }
  852. switch (addr) {
  853. case MSIIR_OFFSET:
  854. srs = val >> MSIIR_SRS_SHIFT;
  855. idx += srs;
  856. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  857. opp->msi[srs].msir |= 1 << ibs;
  858. openpic_set_irq(opp, idx, 1);
  859. break;
  860. default:
  861. /* most registers are read-only, thus ignored */
  862. break;
  863. }
  864. }
  865. static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
  866. {
  867. OpenPICState *opp = opaque;
  868. uint64_t r = 0;
  869. int i, srs;
  870. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  871. if (addr & 0xF) {
  872. return -1;
  873. }
  874. srs = addr >> 4;
  875. switch (addr) {
  876. case 0x00:
  877. case 0x10:
  878. case 0x20:
  879. case 0x30:
  880. case 0x40:
  881. case 0x50:
  882. case 0x60:
  883. case 0x70: /* MSIRs */
  884. r = opp->msi[srs].msir;
  885. /* Clear on read */
  886. opp->msi[srs].msir = 0;
  887. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  888. break;
  889. case 0x120: /* MSISR */
  890. for (i = 0; i < MAX_MSI; i++) {
  891. r |= (opp->msi[i].msir ? 1 : 0) << i;
  892. }
  893. break;
  894. }
  895. return r;
  896. }
  897. static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
  898. {
  899. uint64_t r = 0;
  900. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  901. /* TODO: EISR/EIMR */
  902. return r;
  903. }
  904. static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
  905. unsigned size)
  906. {
  907. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  908. __func__, addr, val);
  909. /* TODO: EISR/EIMR */
  910. }
  911. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  912. uint32_t val, int idx)
  913. {
  914. OpenPICState *opp = opaque;
  915. IRQSource *src;
  916. IRQDest *dst;
  917. int s_IRQ, n_IRQ;
  918. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
  919. addr, val);
  920. if (idx < 0) {
  921. return;
  922. }
  923. if (addr & 0xF) {
  924. return;
  925. }
  926. dst = &opp->dst[idx];
  927. addr &= 0xFF0;
  928. switch (addr) {
  929. case 0x40: /* IPIDR */
  930. case 0x50:
  931. case 0x60:
  932. case 0x70:
  933. idx = (addr - 0x40) >> 4;
  934. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  935. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  936. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  937. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  938. break;
  939. case 0x80: /* CTPR */
  940. dst->ctpr = val & 0x0000000F;
  941. DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  942. __func__, idx, dst->ctpr, dst->raised.priority,
  943. dst->servicing.priority);
  944. if (dst->raised.priority <= dst->ctpr) {
  945. DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  946. __func__, idx);
  947. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  948. } else if (dst->raised.priority > dst->servicing.priority) {
  949. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  950. __func__, idx, dst->raised.next);
  951. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
  952. }
  953. break;
  954. case 0x90: /* WHOAMI */
  955. /* Read-only register */
  956. break;
  957. case 0xA0: /* IACK */
  958. /* Read-only register */
  959. break;
  960. case 0xB0: /* EOI */
  961. DPRINTF("EOI\n");
  962. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  963. if (s_IRQ < 0) {
  964. DPRINTF("%s: EOI with no interrupt in service\n", __func__);
  965. break;
  966. }
  967. IRQ_resetbit(&dst->servicing, s_IRQ);
  968. /* Set up next servicing IRQ */
  969. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  970. /* Check queued interrupts. */
  971. n_IRQ = IRQ_get_next(opp, &dst->raised);
  972. src = &opp->src[n_IRQ];
  973. if (n_IRQ != -1 &&
  974. (s_IRQ == -1 ||
  975. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  976. DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
  977. idx, n_IRQ);
  978. qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
  979. }
  980. break;
  981. default:
  982. break;
  983. }
  984. }
  985. static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
  986. unsigned len)
  987. {
  988. openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
  989. }
  990. static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
  991. {
  992. IRQSource *src;
  993. int retval, irq;
  994. DPRINTF("Lower OpenPIC INT output\n");
  995. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  996. irq = IRQ_get_next(opp, &dst->raised);
  997. DPRINTF("IACK: irq=%d\n", irq);
  998. if (irq == -1) {
  999. /* No more interrupt pending */
  1000. return opp->spve;
  1001. }
  1002. src = &opp->src[irq];
  1003. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  1004. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  1005. fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  1006. __func__, irq, dst->ctpr, src->ivpr);
  1007. openpic_update_irq(opp, irq);
  1008. retval = opp->spve;
  1009. } else {
  1010. /* IRQ enter servicing state */
  1011. IRQ_setbit(&dst->servicing, irq);
  1012. retval = IVPR_VECTOR(opp, src->ivpr);
  1013. }
  1014. if (!src->level) {
  1015. /* edge-sensitive IRQ */
  1016. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  1017. src->pending = 0;
  1018. IRQ_resetbit(&dst->raised, irq);
  1019. }
  1020. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) {
  1021. src->destmask &= ~(1 << cpu);
  1022. if (src->destmask && !src->level) {
  1023. /* trigger on CPUs that didn't know about it yet */
  1024. openpic_set_irq(opp, irq, 1);
  1025. openpic_set_irq(opp, irq, 0);
  1026. /* if all CPUs knew about it, set active bit again */
  1027. src->ivpr |= IVPR_ACTIVITY_MASK;
  1028. }
  1029. }
  1030. return retval;
  1031. }
  1032. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  1033. int idx)
  1034. {
  1035. OpenPICState *opp = opaque;
  1036. IRQDest *dst;
  1037. uint32_t retval;
  1038. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
  1039. retval = 0xFFFFFFFF;
  1040. if (idx < 0) {
  1041. return retval;
  1042. }
  1043. if (addr & 0xF) {
  1044. return retval;
  1045. }
  1046. dst = &opp->dst[idx];
  1047. addr &= 0xFF0;
  1048. switch (addr) {
  1049. case 0x80: /* CTPR */
  1050. retval = dst->ctpr;
  1051. break;
  1052. case 0x90: /* WHOAMI */
  1053. retval = idx;
  1054. break;
  1055. case 0xA0: /* IACK */
  1056. retval = openpic_iack(opp, dst, idx);
  1057. break;
  1058. case 0xB0: /* EOI */
  1059. retval = 0;
  1060. break;
  1061. default:
  1062. break;
  1063. }
  1064. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  1065. return retval;
  1066. }
  1067. static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
  1068. {
  1069. return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
  1070. }
  1071. static const MemoryRegionOps openpic_glb_ops_le = {
  1072. .write = openpic_gbl_write,
  1073. .read = openpic_gbl_read,
  1074. .endianness = DEVICE_LITTLE_ENDIAN,
  1075. .impl = {
  1076. .min_access_size = 4,
  1077. .max_access_size = 4,
  1078. },
  1079. };
  1080. static const MemoryRegionOps openpic_glb_ops_be = {
  1081. .write = openpic_gbl_write,
  1082. .read = openpic_gbl_read,
  1083. .endianness = DEVICE_BIG_ENDIAN,
  1084. .impl = {
  1085. .min_access_size = 4,
  1086. .max_access_size = 4,
  1087. },
  1088. };
  1089. static const MemoryRegionOps openpic_tmr_ops_le = {
  1090. .write = openpic_tmr_write,
  1091. .read = openpic_tmr_read,
  1092. .endianness = DEVICE_LITTLE_ENDIAN,
  1093. .impl = {
  1094. .min_access_size = 4,
  1095. .max_access_size = 4,
  1096. },
  1097. };
  1098. static const MemoryRegionOps openpic_tmr_ops_be = {
  1099. .write = openpic_tmr_write,
  1100. .read = openpic_tmr_read,
  1101. .endianness = DEVICE_BIG_ENDIAN,
  1102. .impl = {
  1103. .min_access_size = 4,
  1104. .max_access_size = 4,
  1105. },
  1106. };
  1107. static const MemoryRegionOps openpic_cpu_ops_le = {
  1108. .write = openpic_cpu_write,
  1109. .read = openpic_cpu_read,
  1110. .endianness = DEVICE_LITTLE_ENDIAN,
  1111. .impl = {
  1112. .min_access_size = 4,
  1113. .max_access_size = 4,
  1114. },
  1115. };
  1116. static const MemoryRegionOps openpic_cpu_ops_be = {
  1117. .write = openpic_cpu_write,
  1118. .read = openpic_cpu_read,
  1119. .endianness = DEVICE_BIG_ENDIAN,
  1120. .impl = {
  1121. .min_access_size = 4,
  1122. .max_access_size = 4,
  1123. },
  1124. };
  1125. static const MemoryRegionOps openpic_src_ops_le = {
  1126. .write = openpic_src_write,
  1127. .read = openpic_src_read,
  1128. .endianness = DEVICE_LITTLE_ENDIAN,
  1129. .impl = {
  1130. .min_access_size = 4,
  1131. .max_access_size = 4,
  1132. },
  1133. };
  1134. static const MemoryRegionOps openpic_src_ops_be = {
  1135. .write = openpic_src_write,
  1136. .read = openpic_src_read,
  1137. .endianness = DEVICE_BIG_ENDIAN,
  1138. .impl = {
  1139. .min_access_size = 4,
  1140. .max_access_size = 4,
  1141. },
  1142. };
  1143. static const MemoryRegionOps openpic_msi_ops_be = {
  1144. .read = openpic_msi_read,
  1145. .write = openpic_msi_write,
  1146. .endianness = DEVICE_BIG_ENDIAN,
  1147. .impl = {
  1148. .min_access_size = 4,
  1149. .max_access_size = 4,
  1150. },
  1151. };
  1152. static const MemoryRegionOps openpic_summary_ops_be = {
  1153. .read = openpic_summary_read,
  1154. .write = openpic_summary_write,
  1155. .endianness = DEVICE_BIG_ENDIAN,
  1156. .impl = {
  1157. .min_access_size = 4,
  1158. .max_access_size = 4,
  1159. },
  1160. };
  1161. static void openpic_save_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1162. {
  1163. unsigned int i;
  1164. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1165. /* Always put the lower half of a 64-bit long first, in case we
  1166. * restore on a 32-bit host. The least significant bits correspond
  1167. * to lower IRQ numbers in the bitmap.
  1168. */
  1169. qemu_put_be32(f, (uint32_t)q->queue[i]);
  1170. #if LONG_MAX > 0x7FFFFFFF
  1171. qemu_put_be32(f, (uint32_t)(q->queue[i] >> 32));
  1172. #endif
  1173. }
  1174. qemu_put_sbe32s(f, &q->next);
  1175. qemu_put_sbe32s(f, &q->priority);
  1176. }
  1177. static void openpic_save(QEMUFile* f, void *opaque)
  1178. {
  1179. OpenPICState *opp = (OpenPICState *)opaque;
  1180. unsigned int i;
  1181. qemu_put_be32s(f, &opp->gcr);
  1182. qemu_put_be32s(f, &opp->vir);
  1183. qemu_put_be32s(f, &opp->pir);
  1184. qemu_put_be32s(f, &opp->spve);
  1185. qemu_put_be32s(f, &opp->tfrr);
  1186. qemu_put_be32s(f, &opp->nb_cpus);
  1187. for (i = 0; i < opp->nb_cpus; i++) {
  1188. qemu_put_sbe32s(f, &opp->dst[i].ctpr);
  1189. openpic_save_IRQ_queue(f, &opp->dst[i].raised);
  1190. openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
  1191. qemu_put_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1192. sizeof(opp->dst[i].outputs_active));
  1193. }
  1194. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  1195. qemu_put_be32s(f, &opp->timers[i].tccr);
  1196. qemu_put_be32s(f, &opp->timers[i].tbcr);
  1197. }
  1198. for (i = 0; i < opp->max_irq; i++) {
  1199. qemu_put_be32s(f, &opp->src[i].ivpr);
  1200. qemu_put_be32s(f, &opp->src[i].idr);
  1201. qemu_get_be32s(f, &opp->src[i].destmask);
  1202. qemu_put_sbe32s(f, &opp->src[i].last_cpu);
  1203. qemu_put_sbe32s(f, &opp->src[i].pending);
  1204. }
  1205. }
  1206. static void openpic_load_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1207. {
  1208. unsigned int i;
  1209. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1210. unsigned long val;
  1211. val = qemu_get_be32(f);
  1212. #if LONG_MAX > 0x7FFFFFFF
  1213. val <<= 32;
  1214. val |= qemu_get_be32(f);
  1215. #endif
  1216. q->queue[i] = val;
  1217. }
  1218. qemu_get_sbe32s(f, &q->next);
  1219. qemu_get_sbe32s(f, &q->priority);
  1220. }
  1221. static int openpic_load(QEMUFile* f, void *opaque, int version_id)
  1222. {
  1223. OpenPICState *opp = (OpenPICState *)opaque;
  1224. unsigned int i, nb_cpus;
  1225. if (version_id != 1) {
  1226. return -EINVAL;
  1227. }
  1228. qemu_get_be32s(f, &opp->gcr);
  1229. qemu_get_be32s(f, &opp->vir);
  1230. qemu_get_be32s(f, &opp->pir);
  1231. qemu_get_be32s(f, &opp->spve);
  1232. qemu_get_be32s(f, &opp->tfrr);
  1233. qemu_get_be32s(f, &nb_cpus);
  1234. if (opp->nb_cpus != nb_cpus) {
  1235. return -EINVAL;
  1236. }
  1237. assert(nb_cpus > 0 && nb_cpus <= MAX_CPU);
  1238. for (i = 0; i < opp->nb_cpus; i++) {
  1239. qemu_get_sbe32s(f, &opp->dst[i].ctpr);
  1240. openpic_load_IRQ_queue(f, &opp->dst[i].raised);
  1241. openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
  1242. qemu_get_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1243. sizeof(opp->dst[i].outputs_active));
  1244. }
  1245. for (i = 0; i < OPENPIC_MAX_TMR; i++) {
  1246. qemu_get_be32s(f, &opp->timers[i].tccr);
  1247. qemu_get_be32s(f, &opp->timers[i].tbcr);
  1248. }
  1249. for (i = 0; i < opp->max_irq; i++) {
  1250. uint32_t val;
  1251. val = qemu_get_be32(f);
  1252. write_IRQreg_idr(opp, i, val);
  1253. val = qemu_get_be32(f);
  1254. write_IRQreg_ivpr(opp, i, val);
  1255. qemu_get_be32s(f, &opp->src[i].ivpr);
  1256. qemu_get_be32s(f, &opp->src[i].idr);
  1257. qemu_get_be32s(f, &opp->src[i].destmask);
  1258. qemu_get_sbe32s(f, &opp->src[i].last_cpu);
  1259. qemu_get_sbe32s(f, &opp->src[i].pending);
  1260. }
  1261. return 0;
  1262. }
  1263. typedef struct MemReg {
  1264. const char *name;
  1265. MemoryRegionOps const *ops;
  1266. hwaddr start_addr;
  1267. ram_addr_t size;
  1268. } MemReg;
  1269. static void fsl_common_init(OpenPICState *opp)
  1270. {
  1271. int i;
  1272. int virq = OPENPIC_MAX_SRC;
  1273. opp->vid = VID_REVISION_1_2;
  1274. opp->vir = VIR_GENERIC;
  1275. opp->vector_mask = 0xFFFF;
  1276. opp->tfrr_reset = 0;
  1277. opp->ivpr_reset = IVPR_MASK_MASK;
  1278. opp->idr_reset = 1 << 0;
  1279. opp->max_irq = OPENPIC_MAX_IRQ;
  1280. opp->irq_ipi0 = virq;
  1281. virq += OPENPIC_MAX_IPI;
  1282. opp->irq_tim0 = virq;
  1283. virq += OPENPIC_MAX_TMR;
  1284. assert(virq <= OPENPIC_MAX_IRQ);
  1285. opp->irq_msi = 224;
  1286. msi_supported = true;
  1287. for (i = 0; i < opp->fsl->max_ext; i++) {
  1288. opp->src[i].level = false;
  1289. }
  1290. /* Internal interrupts, including message and MSI */
  1291. for (i = 16; i < OPENPIC_MAX_SRC; i++) {
  1292. opp->src[i].type = IRQ_TYPE_FSLINT;
  1293. opp->src[i].level = true;
  1294. }
  1295. /* timers and IPIs */
  1296. for (i = OPENPIC_MAX_SRC; i < virq; i++) {
  1297. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1298. opp->src[i].level = false;
  1299. }
  1300. }
  1301. static void map_list(OpenPICState *opp, const MemReg *list, int *count)
  1302. {
  1303. while (list->name) {
  1304. assert(*count < ARRAY_SIZE(opp->sub_io_mem));
  1305. memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
  1306. opp, list->name, list->size);
  1307. memory_region_add_subregion(&opp->mem, list->start_addr,
  1308. &opp->sub_io_mem[*count]);
  1309. (*count)++;
  1310. list++;
  1311. }
  1312. }
  1313. static void openpic_init(Object *obj)
  1314. {
  1315. OpenPICState *opp = OPENPIC(obj);
  1316. memory_region_init(&opp->mem, obj, "openpic", 0x40000);
  1317. }
  1318. static void openpic_realize(DeviceState *dev, Error **errp)
  1319. {
  1320. SysBusDevice *d = SYS_BUS_DEVICE(dev);
  1321. OpenPICState *opp = OPENPIC(dev);
  1322. int i, j;
  1323. int list_count = 0;
  1324. static const MemReg list_le[] = {
  1325. {"glb", &openpic_glb_ops_le,
  1326. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1327. {"tmr", &openpic_tmr_ops_le,
  1328. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1329. {"src", &openpic_src_ops_le,
  1330. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1331. {"cpu", &openpic_cpu_ops_le,
  1332. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1333. {NULL}
  1334. };
  1335. static const MemReg list_be[] = {
  1336. {"glb", &openpic_glb_ops_be,
  1337. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1338. {"tmr", &openpic_tmr_ops_be,
  1339. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1340. {"src", &openpic_src_ops_be,
  1341. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1342. {"cpu", &openpic_cpu_ops_be,
  1343. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1344. {NULL}
  1345. };
  1346. static const MemReg list_fsl[] = {
  1347. {"msi", &openpic_msi_ops_be,
  1348. OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
  1349. {"summary", &openpic_summary_ops_be,
  1350. OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
  1351. {NULL}
  1352. };
  1353. if (opp->nb_cpus > MAX_CPU) {
  1354. error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
  1355. TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
  1356. (uint64_t)0, (uint64_t)MAX_CPU);
  1357. return;
  1358. }
  1359. switch (opp->model) {
  1360. case OPENPIC_MODEL_FSL_MPIC_20:
  1361. default:
  1362. opp->fsl = &fsl_mpic_20;
  1363. opp->brr1 = 0x00400200;
  1364. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1365. opp->nb_irqs = 80;
  1366. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1367. fsl_common_init(opp);
  1368. map_list(opp, list_be, &list_count);
  1369. map_list(opp, list_fsl, &list_count);
  1370. break;
  1371. case OPENPIC_MODEL_FSL_MPIC_42:
  1372. opp->fsl = &fsl_mpic_42;
  1373. opp->brr1 = 0x00400402;
  1374. opp->flags |= OPENPIC_FLAG_ILR;
  1375. opp->nb_irqs = 196;
  1376. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1377. fsl_common_init(opp);
  1378. map_list(opp, list_be, &list_count);
  1379. map_list(opp, list_fsl, &list_count);
  1380. break;
  1381. case OPENPIC_MODEL_RAVEN:
  1382. opp->nb_irqs = RAVEN_MAX_EXT;
  1383. opp->vid = VID_REVISION_1_3;
  1384. opp->vir = VIR_GENERIC;
  1385. opp->vector_mask = 0xFF;
  1386. opp->tfrr_reset = 4160000;
  1387. opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
  1388. opp->idr_reset = 0;
  1389. opp->max_irq = RAVEN_MAX_IRQ;
  1390. opp->irq_ipi0 = RAVEN_IPI_IRQ;
  1391. opp->irq_tim0 = RAVEN_TMR_IRQ;
  1392. opp->brr1 = -1;
  1393. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1394. if (opp->nb_cpus != 1) {
  1395. error_setg(errp, "Only UP supported today");
  1396. return;
  1397. }
  1398. map_list(opp, list_le, &list_count);
  1399. break;
  1400. }
  1401. for (i = 0; i < opp->nb_cpus; i++) {
  1402. opp->dst[i].irqs = g_new(qemu_irq, OPENPIC_OUTPUT_NB);
  1403. for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
  1404. sysbus_init_irq(d, &opp->dst[i].irqs[j]);
  1405. }
  1406. }
  1407. register_savevm(dev, "openpic", 0, 2,
  1408. openpic_save, openpic_load, opp);
  1409. sysbus_init_mmio(d, &opp->mem);
  1410. qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
  1411. }
  1412. static Property openpic_properties[] = {
  1413. DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
  1414. DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
  1415. DEFINE_PROP_END_OF_LIST(),
  1416. };
  1417. static void openpic_class_init(ObjectClass *oc, void *data)
  1418. {
  1419. DeviceClass *dc = DEVICE_CLASS(oc);
  1420. dc->realize = openpic_realize;
  1421. dc->props = openpic_properties;
  1422. dc->reset = openpic_reset;
  1423. }
  1424. static const TypeInfo openpic_info = {
  1425. .name = TYPE_OPENPIC,
  1426. .parent = TYPE_SYS_BUS_DEVICE,
  1427. .instance_size = sizeof(OpenPICState),
  1428. .instance_init = openpic_init,
  1429. .class_init = openpic_class_init,
  1430. };
  1431. static void openpic_register_types(void)
  1432. {
  1433. type_register_static(&openpic_info);
  1434. }
  1435. type_init(openpic_register_types)