grlib_irqmp.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * Copyright (c) 2010-2011 AdaCore
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "hw/sysbus.h"
  27. #include "cpu.h"
  28. #include "hw/sparc/grlib.h"
  29. #include "trace.h"
  30. #define IRQMP_MAX_CPU 16
  31. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  32. /* Memory mapped register offsets */
  33. #define LEVEL_OFFSET 0x00
  34. #define PENDING_OFFSET 0x04
  35. #define FORCE0_OFFSET 0x08
  36. #define CLEAR_OFFSET 0x0C
  37. #define MP_STATUS_OFFSET 0x10
  38. #define BROADCAST_OFFSET 0x14
  39. #define MASK_OFFSET 0x40
  40. #define FORCE_OFFSET 0x80
  41. #define EXTENDED_OFFSET 0xC0
  42. #define TYPE_GRLIB_IRQMP "grlib,irqmp"
  43. #define GRLIB_IRQMP(obj) OBJECT_CHECK(IRQMP, (obj), TYPE_GRLIB_IRQMP)
  44. typedef struct IRQMPState IRQMPState;
  45. typedef struct IRQMP {
  46. SysBusDevice parent_obj;
  47. MemoryRegion iomem;
  48. void *set_pil_in;
  49. void *set_pil_in_opaque;
  50. IRQMPState *state;
  51. } IRQMP;
  52. struct IRQMPState {
  53. uint32_t level;
  54. uint32_t pending;
  55. uint32_t clear;
  56. uint32_t broadcast;
  57. uint32_t mask[IRQMP_MAX_CPU];
  58. uint32_t force[IRQMP_MAX_CPU];
  59. uint32_t extended[IRQMP_MAX_CPU];
  60. IRQMP *parent;
  61. };
  62. static void grlib_irqmp_check_irqs(IRQMPState *state)
  63. {
  64. uint32_t pend = 0;
  65. uint32_t level0 = 0;
  66. uint32_t level1 = 0;
  67. set_pil_in_fn set_pil_in;
  68. assert(state != NULL);
  69. assert(state->parent != NULL);
  70. /* IRQ for CPU 0 (no SMP support) */
  71. pend = (state->pending | state->force[0])
  72. & state->mask[0];
  73. level0 = pend & ~state->level;
  74. level1 = pend & state->level;
  75. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  76. state->mask[0], level1, level0);
  77. set_pil_in = (set_pil_in_fn)state->parent->set_pil_in;
  78. /* Trigger level1 interrupt first and level0 if there is no level1 */
  79. if (level1 != 0) {
  80. set_pil_in(state->parent->set_pil_in_opaque, level1);
  81. } else {
  82. set_pil_in(state->parent->set_pil_in_opaque, level0);
  83. }
  84. }
  85. void grlib_irqmp_ack(DeviceState *dev, int intno)
  86. {
  87. IRQMP *irqmp = GRLIB_IRQMP(dev);
  88. IRQMPState *state;
  89. uint32_t mask;
  90. state = irqmp->state;
  91. assert(state != NULL);
  92. intno &= 15;
  93. mask = 1 << intno;
  94. trace_grlib_irqmp_ack(intno);
  95. /* Clear registers */
  96. state->pending &= ~mask;
  97. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  98. grlib_irqmp_check_irqs(state);
  99. }
  100. void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  101. {
  102. IRQMP *irqmp = GRLIB_IRQMP(opaque);
  103. IRQMPState *s;
  104. int i = 0;
  105. s = irqmp->state;
  106. assert(s != NULL);
  107. assert(s->parent != NULL);
  108. if (level) {
  109. trace_grlib_irqmp_set_irq(irq);
  110. if (s->broadcast & 1 << irq) {
  111. /* Broadcasted IRQ */
  112. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  113. s->force[i] |= 1 << irq;
  114. }
  115. } else {
  116. s->pending |= 1 << irq;
  117. }
  118. grlib_irqmp_check_irqs(s);
  119. }
  120. }
  121. static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
  122. unsigned size)
  123. {
  124. IRQMP *irqmp = opaque;
  125. IRQMPState *state;
  126. assert(irqmp != NULL);
  127. state = irqmp->state;
  128. assert(state != NULL);
  129. addr &= 0xff;
  130. /* global registers */
  131. switch (addr) {
  132. case LEVEL_OFFSET:
  133. return state->level;
  134. case PENDING_OFFSET:
  135. return state->pending;
  136. case FORCE0_OFFSET:
  137. /* This register is an "alias" for the force register of CPU 0 */
  138. return state->force[0];
  139. case CLEAR_OFFSET:
  140. case MP_STATUS_OFFSET:
  141. /* Always read as 0 */
  142. return 0;
  143. case BROADCAST_OFFSET:
  144. return state->broadcast;
  145. default:
  146. break;
  147. }
  148. /* mask registers */
  149. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  150. int cpu = (addr - MASK_OFFSET) / 4;
  151. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  152. return state->mask[cpu];
  153. }
  154. /* force registers */
  155. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  156. int cpu = (addr - FORCE_OFFSET) / 4;
  157. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  158. return state->force[cpu];
  159. }
  160. /* extended (not supported) */
  161. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  162. int cpu = (addr - EXTENDED_OFFSET) / 4;
  163. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  164. return state->extended[cpu];
  165. }
  166. trace_grlib_irqmp_readl_unknown(addr);
  167. return 0;
  168. }
  169. static void grlib_irqmp_write(void *opaque, hwaddr addr,
  170. uint64_t value, unsigned size)
  171. {
  172. IRQMP *irqmp = opaque;
  173. IRQMPState *state;
  174. assert(irqmp != NULL);
  175. state = irqmp->state;
  176. assert(state != NULL);
  177. addr &= 0xff;
  178. /* global registers */
  179. switch (addr) {
  180. case LEVEL_OFFSET:
  181. value &= 0xFFFF << 1; /* clean up the value */
  182. state->level = value;
  183. return;
  184. case PENDING_OFFSET:
  185. /* Read Only */
  186. return;
  187. case FORCE0_OFFSET:
  188. /* This register is an "alias" for the force register of CPU 0 */
  189. value &= 0xFFFE; /* clean up the value */
  190. state->force[0] = value;
  191. grlib_irqmp_check_irqs(irqmp->state);
  192. return;
  193. case CLEAR_OFFSET:
  194. value &= ~1; /* clean up the value */
  195. state->pending &= ~value;
  196. return;
  197. case MP_STATUS_OFFSET:
  198. /* Read Only (no SMP support) */
  199. return;
  200. case BROADCAST_OFFSET:
  201. value &= 0xFFFE; /* clean up the value */
  202. state->broadcast = value;
  203. return;
  204. default:
  205. break;
  206. }
  207. /* mask registers */
  208. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  209. int cpu = (addr - MASK_OFFSET) / 4;
  210. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  211. value &= ~1; /* clean up the value */
  212. state->mask[cpu] = value;
  213. grlib_irqmp_check_irqs(irqmp->state);
  214. return;
  215. }
  216. /* force registers */
  217. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  218. int cpu = (addr - FORCE_OFFSET) / 4;
  219. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  220. uint32_t force = value & 0xFFFE;
  221. uint32_t clear = (value >> 16) & 0xFFFE;
  222. uint32_t old = state->force[cpu];
  223. state->force[cpu] = (old | force) & ~clear;
  224. grlib_irqmp_check_irqs(irqmp->state);
  225. return;
  226. }
  227. /* extended (not supported) */
  228. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  229. int cpu = (addr - EXTENDED_OFFSET) / 4;
  230. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  231. value &= 0xF; /* clean up the value */
  232. state->extended[cpu] = value;
  233. return;
  234. }
  235. trace_grlib_irqmp_writel_unknown(addr, value);
  236. }
  237. static const MemoryRegionOps grlib_irqmp_ops = {
  238. .read = grlib_irqmp_read,
  239. .write = grlib_irqmp_write,
  240. .endianness = DEVICE_NATIVE_ENDIAN,
  241. .valid = {
  242. .min_access_size = 4,
  243. .max_access_size = 4,
  244. },
  245. };
  246. static void grlib_irqmp_reset(DeviceState *d)
  247. {
  248. IRQMP *irqmp = GRLIB_IRQMP(d);
  249. assert(irqmp->state != NULL);
  250. memset(irqmp->state, 0, sizeof *irqmp->state);
  251. irqmp->state->parent = irqmp;
  252. }
  253. static int grlib_irqmp_init(SysBusDevice *dev)
  254. {
  255. IRQMP *irqmp = GRLIB_IRQMP(dev);
  256. /* Check parameters */
  257. if (irqmp->set_pil_in == NULL) {
  258. return -1;
  259. }
  260. memory_region_init_io(&irqmp->iomem, OBJECT(dev), &grlib_irqmp_ops, irqmp,
  261. "irqmp", IRQMP_REG_SIZE);
  262. irqmp->state = g_malloc0(sizeof *irqmp->state);
  263. sysbus_init_mmio(dev, &irqmp->iomem);
  264. return 0;
  265. }
  266. static Property grlib_irqmp_properties[] = {
  267. DEFINE_PROP_PTR("set_pil_in", IRQMP, set_pil_in),
  268. DEFINE_PROP_PTR("set_pil_in_opaque", IRQMP, set_pil_in_opaque),
  269. DEFINE_PROP_END_OF_LIST(),
  270. };
  271. static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
  272. {
  273. DeviceClass *dc = DEVICE_CLASS(klass);
  274. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  275. k->init = grlib_irqmp_init;
  276. dc->reset = grlib_irqmp_reset;
  277. dc->props = grlib_irqmp_properties;
  278. /* Reason: pointer properties "set_pil_in", "set_pil_in_opaque" */
  279. dc->cannot_instantiate_with_device_add_yet = true;
  280. }
  281. static const TypeInfo grlib_irqmp_info = {
  282. .name = TYPE_GRLIB_IRQMP,
  283. .parent = TYPE_SYS_BUS_DEVICE,
  284. .instance_size = sizeof(IRQMP),
  285. .class_init = grlib_irqmp_class_init,
  286. };
  287. static void grlib_irqmp_register_types(void)
  288. {
  289. type_register_static(&grlib_irqmp_info);
  290. }
  291. type_init(grlib_irqmp_register_types)