puv3_gpio.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * GPIO device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "hw/hw.h"
  12. #include "hw/sysbus.h"
  13. #undef DEBUG_PUV3
  14. #include "hw/unicore32/puv3.h"
  15. #define TYPE_PUV3_GPIO "puv3_gpio"
  16. #define PUV3_GPIO(obj) OBJECT_CHECK(PUV3GPIOState, (obj), TYPE_PUV3_GPIO)
  17. typedef struct PUV3GPIOState {
  18. SysBusDevice parent_obj;
  19. MemoryRegion iomem;
  20. qemu_irq irq[9];
  21. uint32_t reg_GPLR;
  22. uint32_t reg_GPDR;
  23. uint32_t reg_GPIR;
  24. } PUV3GPIOState;
  25. static uint64_t puv3_gpio_read(void *opaque, hwaddr offset,
  26. unsigned size)
  27. {
  28. PUV3GPIOState *s = opaque;
  29. uint32_t ret = 0;
  30. switch (offset) {
  31. case 0x00:
  32. ret = s->reg_GPLR;
  33. break;
  34. case 0x04:
  35. ret = s->reg_GPDR;
  36. break;
  37. case 0x20:
  38. ret = s->reg_GPIR;
  39. break;
  40. default:
  41. DPRINTF("Bad offset 0x%x\n", offset);
  42. }
  43. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  44. return ret;
  45. }
  46. static void puv3_gpio_write(void *opaque, hwaddr offset,
  47. uint64_t value, unsigned size)
  48. {
  49. PUV3GPIOState *s = opaque;
  50. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  51. switch (offset) {
  52. case 0x04:
  53. s->reg_GPDR = value;
  54. break;
  55. case 0x08:
  56. if (s->reg_GPDR & value) {
  57. s->reg_GPLR |= value;
  58. } else {
  59. DPRINTF("Write gpio input port error!");
  60. }
  61. break;
  62. case 0x0c:
  63. if (s->reg_GPDR & value) {
  64. s->reg_GPLR &= ~value;
  65. } else {
  66. DPRINTF("Write gpio input port error!");
  67. }
  68. break;
  69. case 0x10: /* GRER */
  70. case 0x14: /* GFER */
  71. case 0x18: /* GEDR */
  72. break;
  73. case 0x20: /* GPIR */
  74. s->reg_GPIR = value;
  75. break;
  76. default:
  77. DPRINTF("Bad offset 0x%x\n", offset);
  78. }
  79. }
  80. static const MemoryRegionOps puv3_gpio_ops = {
  81. .read = puv3_gpio_read,
  82. .write = puv3_gpio_write,
  83. .impl = {
  84. .min_access_size = 4,
  85. .max_access_size = 4,
  86. },
  87. .endianness = DEVICE_NATIVE_ENDIAN,
  88. };
  89. static int puv3_gpio_init(SysBusDevice *dev)
  90. {
  91. PUV3GPIOState *s = PUV3_GPIO(dev);
  92. s->reg_GPLR = 0;
  93. s->reg_GPDR = 0;
  94. /* FIXME: these irqs not handled yet */
  95. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW0]);
  96. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW1]);
  97. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW2]);
  98. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW3]);
  99. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW4]);
  100. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW5]);
  101. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW6]);
  102. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW7]);
  103. sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOHIGH]);
  104. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio",
  105. PUV3_REGS_OFFSET);
  106. sysbus_init_mmio(dev, &s->iomem);
  107. return 0;
  108. }
  109. static void puv3_gpio_class_init(ObjectClass *klass, void *data)
  110. {
  111. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  112. sdc->init = puv3_gpio_init;
  113. }
  114. static const TypeInfo puv3_gpio_info = {
  115. .name = TYPE_PUV3_GPIO,
  116. .parent = TYPE_SYS_BUS_DEVICE,
  117. .instance_size = sizeof(PUV3GPIOState),
  118. .class_init = puv3_gpio_class_init,
  119. };
  120. static void puv3_gpio_register_type(void)
  121. {
  122. type_register_static(&puv3_gpio_info);
  123. }
  124. type_init(puv3_gpio_register_type)