pl061.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Arm PrimeCell PL061 General Purpose IO with additional
  3. * Luminary Micro Stellaris bits.
  4. *
  5. * Copyright (c) 2007 CodeSourcery.
  6. * Written by Paul Brook
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw/sysbus.h"
  11. //#define DEBUG_PL061 1
  12. #ifdef DEBUG_PL061
  13. #define DPRINTF(fmt, ...) \
  14. do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0)
  15. #define BADF(fmt, ...) \
  16. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
  17. #else
  18. #define DPRINTF(fmt, ...) do {} while(0)
  19. #define BADF(fmt, ...) \
  20. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0)
  21. #endif
  22. static const uint8_t pl061_id[12] =
  23. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
  24. static const uint8_t pl061_id_luminary[12] =
  25. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
  26. #define TYPE_PL061 "pl061"
  27. #define PL061(obj) OBJECT_CHECK(PL061State, (obj), TYPE_PL061)
  28. typedef struct PL061State {
  29. SysBusDevice parent_obj;
  30. MemoryRegion iomem;
  31. uint32_t locked;
  32. uint32_t data;
  33. uint32_t old_data;
  34. uint32_t dir;
  35. uint32_t isense;
  36. uint32_t ibe;
  37. uint32_t iev;
  38. uint32_t im;
  39. uint32_t istate;
  40. uint32_t afsel;
  41. uint32_t dr2r;
  42. uint32_t dr4r;
  43. uint32_t dr8r;
  44. uint32_t odr;
  45. uint32_t pur;
  46. uint32_t pdr;
  47. uint32_t slr;
  48. uint32_t den;
  49. uint32_t cr;
  50. uint32_t float_high;
  51. uint32_t amsel;
  52. qemu_irq irq;
  53. qemu_irq out[8];
  54. const unsigned char *id;
  55. } PL061State;
  56. static const VMStateDescription vmstate_pl061 = {
  57. .name = "pl061",
  58. .version_id = 2,
  59. .minimum_version_id = 1,
  60. .fields = (VMStateField[]) {
  61. VMSTATE_UINT32(locked, PL061State),
  62. VMSTATE_UINT32(data, PL061State),
  63. VMSTATE_UINT32(old_data, PL061State),
  64. VMSTATE_UINT32(dir, PL061State),
  65. VMSTATE_UINT32(isense, PL061State),
  66. VMSTATE_UINT32(ibe, PL061State),
  67. VMSTATE_UINT32(iev, PL061State),
  68. VMSTATE_UINT32(im, PL061State),
  69. VMSTATE_UINT32(istate, PL061State),
  70. VMSTATE_UINT32(afsel, PL061State),
  71. VMSTATE_UINT32(dr2r, PL061State),
  72. VMSTATE_UINT32(dr4r, PL061State),
  73. VMSTATE_UINT32(dr8r, PL061State),
  74. VMSTATE_UINT32(odr, PL061State),
  75. VMSTATE_UINT32(pur, PL061State),
  76. VMSTATE_UINT32(pdr, PL061State),
  77. VMSTATE_UINT32(slr, PL061State),
  78. VMSTATE_UINT32(den, PL061State),
  79. VMSTATE_UINT32(cr, PL061State),
  80. VMSTATE_UINT32(float_high, PL061State),
  81. VMSTATE_UINT32_V(amsel, PL061State, 2),
  82. VMSTATE_END_OF_LIST()
  83. }
  84. };
  85. static void pl061_update(PL061State *s)
  86. {
  87. uint8_t changed;
  88. uint8_t mask;
  89. uint8_t out;
  90. int i;
  91. /* Outputs float high. */
  92. /* FIXME: This is board dependent. */
  93. out = (s->data & s->dir) | ~s->dir;
  94. changed = s->old_data ^ out;
  95. if (!changed)
  96. return;
  97. s->old_data = out;
  98. for (i = 0; i < 8; i++) {
  99. mask = 1 << i;
  100. if (changed & mask) {
  101. DPRINTF("Set output %d = %d\n", i, (out & mask) != 0);
  102. qemu_set_irq(s->out[i], (out & mask) != 0);
  103. }
  104. }
  105. /* FIXME: Implement input interrupts. */
  106. }
  107. static uint64_t pl061_read(void *opaque, hwaddr offset,
  108. unsigned size)
  109. {
  110. PL061State *s = (PL061State *)opaque;
  111. if (offset >= 0xfd0 && offset < 0x1000) {
  112. return s->id[(offset - 0xfd0) >> 2];
  113. }
  114. if (offset < 0x400) {
  115. return s->data & (offset >> 2);
  116. }
  117. switch (offset) {
  118. case 0x400: /* Direction */
  119. return s->dir;
  120. case 0x404: /* Interrupt sense */
  121. return s->isense;
  122. case 0x408: /* Interrupt both edges */
  123. return s->ibe;
  124. case 0x40c: /* Interrupt event */
  125. return s->iev;
  126. case 0x410: /* Interrupt mask */
  127. return s->im;
  128. case 0x414: /* Raw interrupt status */
  129. return s->istate;
  130. case 0x418: /* Masked interrupt status */
  131. return s->istate | s->im;
  132. case 0x420: /* Alternate function select */
  133. return s->afsel;
  134. case 0x500: /* 2mA drive */
  135. return s->dr2r;
  136. case 0x504: /* 4mA drive */
  137. return s->dr4r;
  138. case 0x508: /* 8mA drive */
  139. return s->dr8r;
  140. case 0x50c: /* Open drain */
  141. return s->odr;
  142. case 0x510: /* Pull-up */
  143. return s->pur;
  144. case 0x514: /* Pull-down */
  145. return s->pdr;
  146. case 0x518: /* Slew rate control */
  147. return s->slr;
  148. case 0x51c: /* Digital enable */
  149. return s->den;
  150. case 0x520: /* Lock */
  151. return s->locked;
  152. case 0x524: /* Commit */
  153. return s->cr;
  154. case 0x528: /* Analog mode select */
  155. return s->amsel;
  156. default:
  157. qemu_log_mask(LOG_GUEST_ERROR,
  158. "pl061_read: Bad offset %x\n", (int)offset);
  159. return 0;
  160. }
  161. }
  162. static void pl061_write(void *opaque, hwaddr offset,
  163. uint64_t value, unsigned size)
  164. {
  165. PL061State *s = (PL061State *)opaque;
  166. uint8_t mask;
  167. if (offset < 0x400) {
  168. mask = (offset >> 2) & s->dir;
  169. s->data = (s->data & ~mask) | (value & mask);
  170. pl061_update(s);
  171. return;
  172. }
  173. switch (offset) {
  174. case 0x400: /* Direction */
  175. s->dir = value & 0xff;
  176. break;
  177. case 0x404: /* Interrupt sense */
  178. s->isense = value & 0xff;
  179. break;
  180. case 0x408: /* Interrupt both edges */
  181. s->ibe = value & 0xff;
  182. break;
  183. case 0x40c: /* Interrupt event */
  184. s->iev = value & 0xff;
  185. break;
  186. case 0x410: /* Interrupt mask */
  187. s->im = value & 0xff;
  188. break;
  189. case 0x41c: /* Interrupt clear */
  190. s->istate &= ~value;
  191. break;
  192. case 0x420: /* Alternate function select */
  193. mask = s->cr;
  194. s->afsel = (s->afsel & ~mask) | (value & mask);
  195. break;
  196. case 0x500: /* 2mA drive */
  197. s->dr2r = value & 0xff;
  198. break;
  199. case 0x504: /* 4mA drive */
  200. s->dr4r = value & 0xff;
  201. break;
  202. case 0x508: /* 8mA drive */
  203. s->dr8r = value & 0xff;
  204. break;
  205. case 0x50c: /* Open drain */
  206. s->odr = value & 0xff;
  207. break;
  208. case 0x510: /* Pull-up */
  209. s->pur = value & 0xff;
  210. break;
  211. case 0x514: /* Pull-down */
  212. s->pdr = value & 0xff;
  213. break;
  214. case 0x518: /* Slew rate control */
  215. s->slr = value & 0xff;
  216. break;
  217. case 0x51c: /* Digital enable */
  218. s->den = value & 0xff;
  219. break;
  220. case 0x520: /* Lock */
  221. s->locked = (value != 0xacce551);
  222. break;
  223. case 0x524: /* Commit */
  224. if (!s->locked)
  225. s->cr = value & 0xff;
  226. break;
  227. case 0x528:
  228. s->amsel = value & 0xff;
  229. break;
  230. default:
  231. qemu_log_mask(LOG_GUEST_ERROR,
  232. "pl061_write: Bad offset %x\n", (int)offset);
  233. }
  234. pl061_update(s);
  235. }
  236. static void pl061_reset(PL061State *s)
  237. {
  238. s->locked = 1;
  239. s->cr = 0xff;
  240. }
  241. static void pl061_set_irq(void * opaque, int irq, int level)
  242. {
  243. PL061State *s = (PL061State *)opaque;
  244. uint8_t mask;
  245. mask = 1 << irq;
  246. if ((s->dir & mask) == 0) {
  247. s->data &= ~mask;
  248. if (level)
  249. s->data |= mask;
  250. pl061_update(s);
  251. }
  252. }
  253. static const MemoryRegionOps pl061_ops = {
  254. .read = pl061_read,
  255. .write = pl061_write,
  256. .endianness = DEVICE_NATIVE_ENDIAN,
  257. };
  258. static int pl061_initfn(SysBusDevice *sbd)
  259. {
  260. DeviceState *dev = DEVICE(sbd);
  261. PL061State *s = PL061(dev);
  262. memory_region_init_io(&s->iomem, OBJECT(s), &pl061_ops, s, "pl061", 0x1000);
  263. sysbus_init_mmio(sbd, &s->iomem);
  264. sysbus_init_irq(sbd, &s->irq);
  265. qdev_init_gpio_in(dev, pl061_set_irq, 8);
  266. qdev_init_gpio_out(dev, s->out, 8);
  267. pl061_reset(s);
  268. return 0;
  269. }
  270. static void pl061_luminary_init(Object *obj)
  271. {
  272. PL061State *s = PL061(obj);
  273. s->id = pl061_id_luminary;
  274. }
  275. static void pl061_init(Object *obj)
  276. {
  277. PL061State *s = PL061(obj);
  278. s->id = pl061_id;
  279. }
  280. static void pl061_class_init(ObjectClass *klass, void *data)
  281. {
  282. DeviceClass *dc = DEVICE_CLASS(klass);
  283. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  284. k->init = pl061_initfn;
  285. dc->vmsd = &vmstate_pl061;
  286. }
  287. static const TypeInfo pl061_info = {
  288. .name = TYPE_PL061,
  289. .parent = TYPE_SYS_BUS_DEVICE,
  290. .instance_size = sizeof(PL061State),
  291. .instance_init = pl061_init,
  292. .class_init = pl061_class_init,
  293. };
  294. static const TypeInfo pl061_luminary_info = {
  295. .name = "pl061_luminary",
  296. .parent = TYPE_PL061,
  297. .instance_init = pl061_luminary_init,
  298. };
  299. static void pl061_register_types(void)
  300. {
  301. type_register_static(&pl061_info);
  302. type_register_static(&pl061_luminary_info);
  303. }
  304. type_init(pl061_register_types)