vga.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw/hw.h"
  25. #include "vga.h"
  26. #include "ui/console.h"
  27. #include "hw/i386/pc.h"
  28. #include "hw/pci/pci.h"
  29. #include "vga_int.h"
  30. #include "ui/pixel_ops.h"
  31. #include "qemu/timer.h"
  32. #include "hw/xen/xen.h"
  33. #include "trace.h"
  34. //#define DEBUG_VGA
  35. //#define DEBUG_VGA_MEM
  36. //#define DEBUG_VGA_REG
  37. //#define DEBUG_BOCHS_VBE
  38. /* 16 state changes per vertical frame @60 Hz */
  39. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  40. /*
  41. * Video Graphics Array (VGA)
  42. *
  43. * Chipset docs for original IBM VGA:
  44. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  45. *
  46. * FreeVGA site:
  47. * http://www.osdever.net/FreeVGA/home.htm
  48. *
  49. * Standard VGA features and Bochs VBE extensions are implemented.
  50. */
  51. /* force some bits to zero */
  52. const uint8_t sr_mask[8] = {
  53. 0x03,
  54. 0x3d,
  55. 0x0f,
  56. 0x3f,
  57. 0x0e,
  58. 0x00,
  59. 0x00,
  60. 0xff,
  61. };
  62. const uint8_t gr_mask[16] = {
  63. 0x0f, /* 0x00 */
  64. 0x0f, /* 0x01 */
  65. 0x0f, /* 0x02 */
  66. 0x1f, /* 0x03 */
  67. 0x03, /* 0x04 */
  68. 0x7b, /* 0x05 */
  69. 0x0f, /* 0x06 */
  70. 0x0f, /* 0x07 */
  71. 0xff, /* 0x08 */
  72. 0x00, /* 0x09 */
  73. 0x00, /* 0x0a */
  74. 0x00, /* 0x0b */
  75. 0x00, /* 0x0c */
  76. 0x00, /* 0x0d */
  77. 0x00, /* 0x0e */
  78. 0x00, /* 0x0f */
  79. };
  80. #define cbswap_32(__x) \
  81. ((uint32_t)( \
  82. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  83. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  84. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  85. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  86. #ifdef HOST_WORDS_BIGENDIAN
  87. #define PAT(x) cbswap_32(x)
  88. #else
  89. #define PAT(x) (x)
  90. #endif
  91. #ifdef HOST_WORDS_BIGENDIAN
  92. #define BIG 1
  93. #else
  94. #define BIG 0
  95. #endif
  96. #ifdef HOST_WORDS_BIGENDIAN
  97. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  98. #else
  99. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  100. #endif
  101. static const uint32_t mask16[16] = {
  102. PAT(0x00000000),
  103. PAT(0x000000ff),
  104. PAT(0x0000ff00),
  105. PAT(0x0000ffff),
  106. PAT(0x00ff0000),
  107. PAT(0x00ff00ff),
  108. PAT(0x00ffff00),
  109. PAT(0x00ffffff),
  110. PAT(0xff000000),
  111. PAT(0xff0000ff),
  112. PAT(0xff00ff00),
  113. PAT(0xff00ffff),
  114. PAT(0xffff0000),
  115. PAT(0xffff00ff),
  116. PAT(0xffffff00),
  117. PAT(0xffffffff),
  118. };
  119. #undef PAT
  120. #ifdef HOST_WORDS_BIGENDIAN
  121. #define PAT(x) (x)
  122. #else
  123. #define PAT(x) cbswap_32(x)
  124. #endif
  125. static const uint32_t dmask16[16] = {
  126. PAT(0x00000000),
  127. PAT(0x000000ff),
  128. PAT(0x0000ff00),
  129. PAT(0x0000ffff),
  130. PAT(0x00ff0000),
  131. PAT(0x00ff00ff),
  132. PAT(0x00ffff00),
  133. PAT(0x00ffffff),
  134. PAT(0xff000000),
  135. PAT(0xff0000ff),
  136. PAT(0xff00ff00),
  137. PAT(0xff00ffff),
  138. PAT(0xffff0000),
  139. PAT(0xffff00ff),
  140. PAT(0xffffff00),
  141. PAT(0xffffffff),
  142. };
  143. static const uint32_t dmask4[4] = {
  144. PAT(0x00000000),
  145. PAT(0x0000ffff),
  146. PAT(0xffff0000),
  147. PAT(0xffffffff),
  148. };
  149. static uint32_t expand4[256];
  150. static uint16_t expand2[256];
  151. static uint8_t expand4to8[16];
  152. static void vga_update_memory_access(VGACommonState *s)
  153. {
  154. MemoryRegion *region, *old_region = s->chain4_alias;
  155. hwaddr base, offset, size;
  156. s->chain4_alias = NULL;
  157. if ((s->sr[VGA_SEQ_PLANE_WRITE] & VGA_SR02_ALL_PLANES) ==
  158. VGA_SR02_ALL_PLANES && s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  159. offset = 0;
  160. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  161. case 0:
  162. base = 0xa0000;
  163. size = 0x20000;
  164. break;
  165. case 1:
  166. base = 0xa0000;
  167. size = 0x10000;
  168. offset = s->bank_offset;
  169. break;
  170. case 2:
  171. base = 0xb0000;
  172. size = 0x8000;
  173. break;
  174. case 3:
  175. default:
  176. base = 0xb8000;
  177. size = 0x8000;
  178. break;
  179. }
  180. base += isa_mem_base;
  181. region = g_malloc(sizeof(*region));
  182. memory_region_init_alias(region, memory_region_owner(&s->vram),
  183. "vga.chain4", &s->vram, offset, size);
  184. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  185. region, 2);
  186. s->chain4_alias = region;
  187. }
  188. if (old_region) {
  189. memory_region_del_subregion(s->legacy_address_space, old_region);
  190. memory_region_destroy(old_region);
  191. g_free(old_region);
  192. s->plane_updated = 0xf;
  193. }
  194. }
  195. static void vga_dumb_update_retrace_info(VGACommonState *s)
  196. {
  197. (void) s;
  198. }
  199. static void vga_precise_update_retrace_info(VGACommonState *s)
  200. {
  201. int htotal_chars;
  202. int hretr_start_char;
  203. int hretr_skew_chars;
  204. int hretr_end_char;
  205. int vtotal_lines;
  206. int vretr_start_line;
  207. int vretr_end_line;
  208. int dots;
  209. #if 0
  210. int div2, sldiv2;
  211. #endif
  212. int clocking_mode;
  213. int clock_sel;
  214. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  215. int64_t chars_per_sec;
  216. struct vga_precise_retrace *r = &s->retrace_info.precise;
  217. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  218. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  219. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  220. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  221. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  222. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  223. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  224. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  225. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  226. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  227. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  228. clocking_mode = (s->sr[VGA_SEQ_CLOCK_MODE] >> 3) & 1;
  229. clock_sel = (s->msr >> 2) & 3;
  230. dots = (s->msr & 1) ? 8 : 9;
  231. chars_per_sec = clk_hz[clock_sel] / dots;
  232. htotal_chars <<= clocking_mode;
  233. r->total_chars = vtotal_lines * htotal_chars;
  234. if (r->freq) {
  235. r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
  236. } else {
  237. r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
  238. }
  239. r->vstart = vretr_start_line;
  240. r->vend = r->vstart + vretr_end_line + 1;
  241. r->hstart = hretr_start_char + hretr_skew_chars;
  242. r->hend = r->hstart + hretr_end_char + 1;
  243. r->htotal = htotal_chars;
  244. #if 0
  245. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  246. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  247. printf (
  248. "hz=%f\n"
  249. "htotal = %d\n"
  250. "hretr_start = %d\n"
  251. "hretr_skew = %d\n"
  252. "hretr_end = %d\n"
  253. "vtotal = %d\n"
  254. "vretr_start = %d\n"
  255. "vretr_end = %d\n"
  256. "div2 = %d sldiv2 = %d\n"
  257. "clocking_mode = %d\n"
  258. "clock_sel = %d %d\n"
  259. "dots = %d\n"
  260. "ticks/char = %" PRId64 "\n"
  261. "\n",
  262. (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
  263. htotal_chars,
  264. hretr_start_char,
  265. hretr_skew_chars,
  266. hretr_end_char,
  267. vtotal_lines,
  268. vretr_start_line,
  269. vretr_end_line,
  270. div2, sldiv2,
  271. clocking_mode,
  272. clock_sel,
  273. clk_hz[clock_sel],
  274. dots,
  275. r->ticks_per_char
  276. );
  277. #endif
  278. }
  279. static uint8_t vga_precise_retrace(VGACommonState *s)
  280. {
  281. struct vga_precise_retrace *r = &s->retrace_info.precise;
  282. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  283. if (r->total_chars) {
  284. int cur_line, cur_line_char, cur_char;
  285. int64_t cur_tick;
  286. cur_tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  287. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  288. cur_line = cur_char / r->htotal;
  289. if (cur_line >= r->vstart && cur_line <= r->vend) {
  290. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  291. } else {
  292. cur_line_char = cur_char % r->htotal;
  293. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  294. val |= ST01_DISP_ENABLE;
  295. }
  296. }
  297. return val;
  298. } else {
  299. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  300. }
  301. }
  302. static uint8_t vga_dumb_retrace(VGACommonState *s)
  303. {
  304. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  305. }
  306. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  307. {
  308. if (s->msr & VGA_MIS_COLOR) {
  309. /* Color */
  310. return (addr >= 0x3b0 && addr <= 0x3bf);
  311. } else {
  312. /* Monochrome */
  313. return (addr >= 0x3d0 && addr <= 0x3df);
  314. }
  315. }
  316. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  317. {
  318. VGACommonState *s = opaque;
  319. int val, index;
  320. if (vga_ioport_invalid(s, addr)) {
  321. val = 0xff;
  322. } else {
  323. switch(addr) {
  324. case VGA_ATT_W:
  325. if (s->ar_flip_flop == 0) {
  326. val = s->ar_index;
  327. } else {
  328. val = 0;
  329. }
  330. break;
  331. case VGA_ATT_R:
  332. index = s->ar_index & 0x1f;
  333. if (index < VGA_ATT_C) {
  334. val = s->ar[index];
  335. } else {
  336. val = 0;
  337. }
  338. break;
  339. case VGA_MIS_W:
  340. val = s->st00;
  341. break;
  342. case VGA_SEQ_I:
  343. val = s->sr_index;
  344. break;
  345. case VGA_SEQ_D:
  346. val = s->sr[s->sr_index];
  347. #ifdef DEBUG_VGA_REG
  348. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  349. #endif
  350. break;
  351. case VGA_PEL_IR:
  352. val = s->dac_state;
  353. break;
  354. case VGA_PEL_IW:
  355. val = s->dac_write_index;
  356. break;
  357. case VGA_PEL_D:
  358. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  359. if (++s->dac_sub_index == 3) {
  360. s->dac_sub_index = 0;
  361. s->dac_read_index++;
  362. }
  363. break;
  364. case VGA_FTC_R:
  365. val = s->fcr;
  366. break;
  367. case VGA_MIS_R:
  368. val = s->msr;
  369. break;
  370. case VGA_GFX_I:
  371. val = s->gr_index;
  372. break;
  373. case VGA_GFX_D:
  374. val = s->gr[s->gr_index];
  375. #ifdef DEBUG_VGA_REG
  376. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  377. #endif
  378. break;
  379. case VGA_CRT_IM:
  380. case VGA_CRT_IC:
  381. val = s->cr_index;
  382. break;
  383. case VGA_CRT_DM:
  384. case VGA_CRT_DC:
  385. val = s->cr[s->cr_index];
  386. #ifdef DEBUG_VGA_REG
  387. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  388. #endif
  389. break;
  390. case VGA_IS1_RM:
  391. case VGA_IS1_RC:
  392. /* just toggle to fool polling */
  393. val = s->st01 = s->retrace(s);
  394. s->ar_flip_flop = 0;
  395. break;
  396. default:
  397. val = 0x00;
  398. break;
  399. }
  400. }
  401. #if defined(DEBUG_VGA)
  402. printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
  403. #endif
  404. return val;
  405. }
  406. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  407. {
  408. VGACommonState *s = opaque;
  409. int index;
  410. /* check port range access depending on color/monochrome mode */
  411. if (vga_ioport_invalid(s, addr)) {
  412. return;
  413. }
  414. #ifdef DEBUG_VGA
  415. printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
  416. #endif
  417. switch(addr) {
  418. case VGA_ATT_W:
  419. if (s->ar_flip_flop == 0) {
  420. val &= 0x3f;
  421. s->ar_index = val;
  422. } else {
  423. index = s->ar_index & 0x1f;
  424. switch(index) {
  425. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  426. s->ar[index] = val & 0x3f;
  427. break;
  428. case VGA_ATC_MODE:
  429. s->ar[index] = val & ~0x10;
  430. break;
  431. case VGA_ATC_OVERSCAN:
  432. s->ar[index] = val;
  433. break;
  434. case VGA_ATC_PLANE_ENABLE:
  435. s->ar[index] = val & ~0xc0;
  436. break;
  437. case VGA_ATC_PEL:
  438. s->ar[index] = val & ~0xf0;
  439. break;
  440. case VGA_ATC_COLOR_PAGE:
  441. s->ar[index] = val & ~0xf0;
  442. break;
  443. default:
  444. break;
  445. }
  446. }
  447. s->ar_flip_flop ^= 1;
  448. break;
  449. case VGA_MIS_W:
  450. s->msr = val & ~0x10;
  451. s->update_retrace_info(s);
  452. break;
  453. case VGA_SEQ_I:
  454. s->sr_index = val & 7;
  455. break;
  456. case VGA_SEQ_D:
  457. #ifdef DEBUG_VGA_REG
  458. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  459. #endif
  460. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  461. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  462. s->update_retrace_info(s);
  463. }
  464. vga_update_memory_access(s);
  465. break;
  466. case VGA_PEL_IR:
  467. s->dac_read_index = val;
  468. s->dac_sub_index = 0;
  469. s->dac_state = 3;
  470. break;
  471. case VGA_PEL_IW:
  472. s->dac_write_index = val;
  473. s->dac_sub_index = 0;
  474. s->dac_state = 0;
  475. break;
  476. case VGA_PEL_D:
  477. s->dac_cache[s->dac_sub_index] = val;
  478. if (++s->dac_sub_index == 3) {
  479. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  480. s->dac_sub_index = 0;
  481. s->dac_write_index++;
  482. }
  483. break;
  484. case VGA_GFX_I:
  485. s->gr_index = val & 0x0f;
  486. break;
  487. case VGA_GFX_D:
  488. #ifdef DEBUG_VGA_REG
  489. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  490. #endif
  491. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  492. vga_update_memory_access(s);
  493. break;
  494. case VGA_CRT_IM:
  495. case VGA_CRT_IC:
  496. s->cr_index = val;
  497. break;
  498. case VGA_CRT_DM:
  499. case VGA_CRT_DC:
  500. #ifdef DEBUG_VGA_REG
  501. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  502. #endif
  503. /* handle CR0-7 protection */
  504. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  505. s->cr_index <= VGA_CRTC_OVERFLOW) {
  506. /* can always write bit 4 of CR7 */
  507. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  508. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  509. (val & 0x10);
  510. }
  511. return;
  512. }
  513. s->cr[s->cr_index] = val;
  514. switch(s->cr_index) {
  515. case VGA_CRTC_H_TOTAL:
  516. case VGA_CRTC_H_SYNC_START:
  517. case VGA_CRTC_H_SYNC_END:
  518. case VGA_CRTC_V_TOTAL:
  519. case VGA_CRTC_OVERFLOW:
  520. case VGA_CRTC_V_SYNC_END:
  521. case VGA_CRTC_MODE:
  522. s->update_retrace_info(s);
  523. break;
  524. }
  525. break;
  526. case VGA_IS1_RM:
  527. case VGA_IS1_RC:
  528. s->fcr = val & 0x10;
  529. break;
  530. }
  531. }
  532. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  533. {
  534. VGACommonState *s = opaque;
  535. uint32_t val;
  536. val = s->vbe_index;
  537. return val;
  538. }
  539. uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  540. {
  541. VGACommonState *s = opaque;
  542. uint32_t val;
  543. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  544. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  545. switch(s->vbe_index) {
  546. /* XXX: do not hardcode ? */
  547. case VBE_DISPI_INDEX_XRES:
  548. val = VBE_DISPI_MAX_XRES;
  549. break;
  550. case VBE_DISPI_INDEX_YRES:
  551. val = VBE_DISPI_MAX_YRES;
  552. break;
  553. case VBE_DISPI_INDEX_BPP:
  554. val = VBE_DISPI_MAX_BPP;
  555. break;
  556. default:
  557. val = s->vbe_regs[s->vbe_index];
  558. break;
  559. }
  560. } else {
  561. val = s->vbe_regs[s->vbe_index];
  562. }
  563. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  564. val = s->vram_size / (64 * 1024);
  565. } else {
  566. val = 0;
  567. }
  568. #ifdef DEBUG_BOCHS_VBE
  569. printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
  570. #endif
  571. return val;
  572. }
  573. void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  574. {
  575. VGACommonState *s = opaque;
  576. s->vbe_index = val;
  577. }
  578. void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  579. {
  580. VGACommonState *s = opaque;
  581. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  582. #ifdef DEBUG_BOCHS_VBE
  583. printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
  584. #endif
  585. switch(s->vbe_index) {
  586. case VBE_DISPI_INDEX_ID:
  587. if (val == VBE_DISPI_ID0 ||
  588. val == VBE_DISPI_ID1 ||
  589. val == VBE_DISPI_ID2 ||
  590. val == VBE_DISPI_ID3 ||
  591. val == VBE_DISPI_ID4) {
  592. s->vbe_regs[s->vbe_index] = val;
  593. }
  594. break;
  595. case VBE_DISPI_INDEX_XRES:
  596. if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
  597. s->vbe_regs[s->vbe_index] = val;
  598. }
  599. break;
  600. case VBE_DISPI_INDEX_YRES:
  601. if (val <= VBE_DISPI_MAX_YRES) {
  602. s->vbe_regs[s->vbe_index] = val;
  603. }
  604. break;
  605. case VBE_DISPI_INDEX_BPP:
  606. if (val == 0)
  607. val = 8;
  608. if (val == 4 || val == 8 || val == 15 ||
  609. val == 16 || val == 24 || val == 32) {
  610. s->vbe_regs[s->vbe_index] = val;
  611. }
  612. break;
  613. case VBE_DISPI_INDEX_BANK:
  614. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  615. val &= (s->vbe_bank_mask >> 2);
  616. } else {
  617. val &= s->vbe_bank_mask;
  618. }
  619. s->vbe_regs[s->vbe_index] = val;
  620. s->bank_offset = (val << 16);
  621. vga_update_memory_access(s);
  622. break;
  623. case VBE_DISPI_INDEX_ENABLE:
  624. if ((val & VBE_DISPI_ENABLED) &&
  625. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  626. int h, shift_control;
  627. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
  628. s->vbe_regs[VBE_DISPI_INDEX_XRES];
  629. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
  630. s->vbe_regs[VBE_DISPI_INDEX_YRES];
  631. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  632. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  633. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  634. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
  635. else
  636. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
  637. ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  638. s->vbe_start_addr = 0;
  639. /* clear the screen (should be done in BIOS) */
  640. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  641. memset(s->vram_ptr, 0,
  642. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  643. }
  644. /* we initialize the VGA graphic mode (should be done
  645. in BIOS) */
  646. /* graphic mode + memory map 1 */
  647. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  648. VGA_GR06_GRAPHICS_MODE;
  649. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  650. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  651. /* width */
  652. s->cr[VGA_CRTC_H_DISP] =
  653. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  654. /* height (only meaningful if < 1024) */
  655. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  656. s->cr[VGA_CRTC_V_DISP_END] = h;
  657. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  658. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  659. /* line compare to 1023 */
  660. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  661. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  662. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  663. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  664. shift_control = 0;
  665. s->sr[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  666. } else {
  667. shift_control = 2;
  668. /* set chain 4 mode */
  669. s->sr[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  670. /* activate all planes */
  671. s->sr[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  672. }
  673. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  674. (shift_control << 5);
  675. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  676. } else {
  677. /* XXX: the bios should do that */
  678. s->bank_offset = 0;
  679. }
  680. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  681. s->vbe_regs[s->vbe_index] = val;
  682. vga_update_memory_access(s);
  683. break;
  684. case VBE_DISPI_INDEX_VIRT_WIDTH:
  685. {
  686. int w, h, line_offset;
  687. if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
  688. return;
  689. w = val;
  690. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  691. line_offset = w >> 1;
  692. else
  693. line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  694. h = s->vram_size / line_offset;
  695. /* XXX: support weird bochs semantics ? */
  696. if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
  697. return;
  698. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
  699. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
  700. s->vbe_line_offset = line_offset;
  701. }
  702. break;
  703. case VBE_DISPI_INDEX_X_OFFSET:
  704. case VBE_DISPI_INDEX_Y_OFFSET:
  705. {
  706. int x;
  707. s->vbe_regs[s->vbe_index] = val;
  708. s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
  709. x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
  710. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  711. s->vbe_start_addr += x >> 1;
  712. else
  713. s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  714. s->vbe_start_addr >>= 2;
  715. }
  716. break;
  717. default:
  718. break;
  719. }
  720. }
  721. }
  722. /* called for accesses between 0xa0000 and 0xc0000 */
  723. uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr)
  724. {
  725. int memory_map_mode, plane;
  726. uint32_t ret;
  727. /* convert to VGA memory offset */
  728. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  729. addr &= 0x1ffff;
  730. switch(memory_map_mode) {
  731. case 0:
  732. break;
  733. case 1:
  734. if (addr >= 0x10000)
  735. return 0xff;
  736. addr += s->bank_offset;
  737. break;
  738. case 2:
  739. addr -= 0x10000;
  740. if (addr >= 0x8000)
  741. return 0xff;
  742. break;
  743. default:
  744. case 3:
  745. addr -= 0x18000;
  746. if (addr >= 0x8000)
  747. return 0xff;
  748. break;
  749. }
  750. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  751. /* chain 4 mode : simplest access */
  752. ret = s->vram_ptr[addr];
  753. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  754. /* odd/even mode (aka text mode mapping) */
  755. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  756. ret = s->vram_ptr[((addr & ~1) << 1) | plane];
  757. } else {
  758. /* standard VGA latched access */
  759. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  760. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  761. /* read mode 0 */
  762. plane = s->gr[VGA_GFX_PLANE_READ];
  763. ret = GET_PLANE(s->latch, plane);
  764. } else {
  765. /* read mode 1 */
  766. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  767. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  768. ret |= ret >> 16;
  769. ret |= ret >> 8;
  770. ret = (~ret) & 0xff;
  771. }
  772. }
  773. return ret;
  774. }
  775. /* called for accesses between 0xa0000 and 0xc0000 */
  776. void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val)
  777. {
  778. int memory_map_mode, plane, write_mode, b, func_select, mask;
  779. uint32_t write_mask, bit_mask, set_mask;
  780. #ifdef DEBUG_VGA_MEM
  781. printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
  782. #endif
  783. /* convert to VGA memory offset */
  784. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  785. addr &= 0x1ffff;
  786. switch(memory_map_mode) {
  787. case 0:
  788. break;
  789. case 1:
  790. if (addr >= 0x10000)
  791. return;
  792. addr += s->bank_offset;
  793. break;
  794. case 2:
  795. addr -= 0x10000;
  796. if (addr >= 0x8000)
  797. return;
  798. break;
  799. default:
  800. case 3:
  801. addr -= 0x18000;
  802. if (addr >= 0x8000)
  803. return;
  804. break;
  805. }
  806. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  807. /* chain 4 mode : simplest access */
  808. plane = addr & 3;
  809. mask = (1 << plane);
  810. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  811. s->vram_ptr[addr] = val;
  812. #ifdef DEBUG_VGA_MEM
  813. printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
  814. #endif
  815. s->plane_updated |= mask; /* only used to detect font change */
  816. memory_region_set_dirty(&s->vram, addr, 1);
  817. }
  818. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  819. /* odd/even mode (aka text mode mapping) */
  820. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  821. mask = (1 << plane);
  822. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  823. addr = ((addr & ~1) << 1) | plane;
  824. s->vram_ptr[addr] = val;
  825. #ifdef DEBUG_VGA_MEM
  826. printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
  827. #endif
  828. s->plane_updated |= mask; /* only used to detect font change */
  829. memory_region_set_dirty(&s->vram, addr, 1);
  830. }
  831. } else {
  832. /* standard VGA latched access */
  833. write_mode = s->gr[VGA_GFX_MODE] & 3;
  834. switch(write_mode) {
  835. default:
  836. case 0:
  837. /* rotate */
  838. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  839. val = ((val >> b) | (val << (8 - b))) & 0xff;
  840. val |= val << 8;
  841. val |= val << 16;
  842. /* apply set/reset mask */
  843. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  844. val = (val & ~set_mask) |
  845. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  846. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  847. break;
  848. case 1:
  849. val = s->latch;
  850. goto do_write;
  851. case 2:
  852. val = mask16[val & 0x0f];
  853. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  854. break;
  855. case 3:
  856. /* rotate */
  857. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  858. val = (val >> b) | (val << (8 - b));
  859. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  860. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  861. break;
  862. }
  863. /* apply logical operation */
  864. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  865. switch(func_select) {
  866. case 0:
  867. default:
  868. /* nothing to do */
  869. break;
  870. case 1:
  871. /* and */
  872. val &= s->latch;
  873. break;
  874. case 2:
  875. /* or */
  876. val |= s->latch;
  877. break;
  878. case 3:
  879. /* xor */
  880. val ^= s->latch;
  881. break;
  882. }
  883. /* apply bit mask */
  884. bit_mask |= bit_mask << 8;
  885. bit_mask |= bit_mask << 16;
  886. val = (val & bit_mask) | (s->latch & ~bit_mask);
  887. do_write:
  888. /* mask data according to sr[2] */
  889. mask = s->sr[VGA_SEQ_PLANE_WRITE];
  890. s->plane_updated |= mask; /* only used to detect font change */
  891. write_mask = mask16[mask];
  892. ((uint32_t *)s->vram_ptr)[addr] =
  893. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  894. (val & write_mask);
  895. #ifdef DEBUG_VGA_MEM
  896. printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
  897. addr * 4, write_mask, val);
  898. #endif
  899. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  900. }
  901. }
  902. typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
  903. const uint8_t *font_ptr, int h,
  904. uint32_t fgcol, uint32_t bgcol);
  905. typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
  906. const uint8_t *font_ptr, int h,
  907. uint32_t fgcol, uint32_t bgcol, int dup9);
  908. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  909. const uint8_t *s, int width);
  910. #define DEPTH 8
  911. #include "vga_template.h"
  912. #define DEPTH 15
  913. #include "vga_template.h"
  914. #define BGR_FORMAT
  915. #define DEPTH 15
  916. #include "vga_template.h"
  917. #define DEPTH 16
  918. #include "vga_template.h"
  919. #define BGR_FORMAT
  920. #define DEPTH 16
  921. #include "vga_template.h"
  922. #define DEPTH 32
  923. #include "vga_template.h"
  924. #define BGR_FORMAT
  925. #define DEPTH 32
  926. #include "vga_template.h"
  927. static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
  928. {
  929. unsigned int col;
  930. col = rgb_to_pixel8(r, g, b);
  931. col |= col << 8;
  932. col |= col << 16;
  933. return col;
  934. }
  935. static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
  936. {
  937. unsigned int col;
  938. col = rgb_to_pixel15(r, g, b);
  939. col |= col << 16;
  940. return col;
  941. }
  942. static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
  943. unsigned int b)
  944. {
  945. unsigned int col;
  946. col = rgb_to_pixel15bgr(r, g, b);
  947. col |= col << 16;
  948. return col;
  949. }
  950. static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
  951. {
  952. unsigned int col;
  953. col = rgb_to_pixel16(r, g, b);
  954. col |= col << 16;
  955. return col;
  956. }
  957. static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
  958. unsigned int b)
  959. {
  960. unsigned int col;
  961. col = rgb_to_pixel16bgr(r, g, b);
  962. col |= col << 16;
  963. return col;
  964. }
  965. static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
  966. {
  967. unsigned int col;
  968. col = rgb_to_pixel32(r, g, b);
  969. return col;
  970. }
  971. static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
  972. {
  973. unsigned int col;
  974. col = rgb_to_pixel32bgr(r, g, b);
  975. return col;
  976. }
  977. /* return true if the palette was modified */
  978. static int update_palette16(VGACommonState *s)
  979. {
  980. int full_update, i;
  981. uint32_t v, col, *palette;
  982. full_update = 0;
  983. palette = s->last_palette;
  984. for(i = 0; i < 16; i++) {
  985. v = s->ar[i];
  986. if (s->ar[VGA_ATC_MODE] & 0x80) {
  987. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  988. } else {
  989. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  990. }
  991. v = v * 3;
  992. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  993. c6_to_8(s->palette[v + 1]),
  994. c6_to_8(s->palette[v + 2]));
  995. if (col != palette[i]) {
  996. full_update = 1;
  997. palette[i] = col;
  998. }
  999. }
  1000. return full_update;
  1001. }
  1002. /* return true if the palette was modified */
  1003. static int update_palette256(VGACommonState *s)
  1004. {
  1005. int full_update, i;
  1006. uint32_t v, col, *palette;
  1007. full_update = 0;
  1008. palette = s->last_palette;
  1009. v = 0;
  1010. for(i = 0; i < 256; i++) {
  1011. if (s->dac_8bit) {
  1012. col = s->rgb_to_pixel(s->palette[v],
  1013. s->palette[v + 1],
  1014. s->palette[v + 2]);
  1015. } else {
  1016. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  1017. c6_to_8(s->palette[v + 1]),
  1018. c6_to_8(s->palette[v + 2]));
  1019. }
  1020. if (col != palette[i]) {
  1021. full_update = 1;
  1022. palette[i] = col;
  1023. }
  1024. v += 3;
  1025. }
  1026. return full_update;
  1027. }
  1028. static void vga_get_offsets(VGACommonState *s,
  1029. uint32_t *pline_offset,
  1030. uint32_t *pstart_addr,
  1031. uint32_t *pline_compare)
  1032. {
  1033. uint32_t start_addr, line_offset, line_compare;
  1034. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1035. line_offset = s->vbe_line_offset;
  1036. start_addr = s->vbe_start_addr;
  1037. line_compare = 65535;
  1038. } else {
  1039. /* compute line_offset in bytes */
  1040. line_offset = s->cr[VGA_CRTC_OFFSET];
  1041. line_offset <<= 3;
  1042. /* starting address */
  1043. start_addr = s->cr[VGA_CRTC_START_LO] |
  1044. (s->cr[VGA_CRTC_START_HI] << 8);
  1045. /* line compare */
  1046. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1047. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1048. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1049. }
  1050. *pline_offset = line_offset;
  1051. *pstart_addr = start_addr;
  1052. *pline_compare = line_compare;
  1053. }
  1054. /* update start_addr and line_offset. Return TRUE if modified */
  1055. static int update_basic_params(VGACommonState *s)
  1056. {
  1057. int full_update;
  1058. uint32_t start_addr, line_offset, line_compare;
  1059. full_update = 0;
  1060. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1061. if (line_offset != s->line_offset ||
  1062. start_addr != s->start_addr ||
  1063. line_compare != s->line_compare) {
  1064. s->line_offset = line_offset;
  1065. s->start_addr = start_addr;
  1066. s->line_compare = line_compare;
  1067. full_update = 1;
  1068. }
  1069. return full_update;
  1070. }
  1071. #define NB_DEPTHS 7
  1072. static inline int get_depth_index(DisplaySurface *s)
  1073. {
  1074. switch (surface_bits_per_pixel(s)) {
  1075. default:
  1076. case 8:
  1077. return 0;
  1078. case 15:
  1079. return 1;
  1080. case 16:
  1081. return 2;
  1082. case 32:
  1083. if (is_surface_bgr(s)) {
  1084. return 4;
  1085. } else {
  1086. return 3;
  1087. }
  1088. }
  1089. }
  1090. static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
  1091. vga_draw_glyph8_8,
  1092. vga_draw_glyph8_16,
  1093. vga_draw_glyph8_16,
  1094. vga_draw_glyph8_32,
  1095. vga_draw_glyph8_32,
  1096. vga_draw_glyph8_16,
  1097. vga_draw_glyph8_16,
  1098. };
  1099. static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
  1100. vga_draw_glyph16_8,
  1101. vga_draw_glyph16_16,
  1102. vga_draw_glyph16_16,
  1103. vga_draw_glyph16_32,
  1104. vga_draw_glyph16_32,
  1105. vga_draw_glyph16_16,
  1106. vga_draw_glyph16_16,
  1107. };
  1108. static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
  1109. vga_draw_glyph9_8,
  1110. vga_draw_glyph9_16,
  1111. vga_draw_glyph9_16,
  1112. vga_draw_glyph9_32,
  1113. vga_draw_glyph9_32,
  1114. vga_draw_glyph9_16,
  1115. vga_draw_glyph9_16,
  1116. };
  1117. static const uint8_t cursor_glyph[32 * 4] = {
  1118. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1119. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1120. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1121. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1122. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1123. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1124. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1125. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1126. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1127. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1128. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1129. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1130. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1131. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1132. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1133. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1134. };
  1135. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1136. int *pcwidth, int *pcheight)
  1137. {
  1138. int width, cwidth, height, cheight;
  1139. /* total width & height */
  1140. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1141. cwidth = 8;
  1142. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1143. cwidth = 9;
  1144. }
  1145. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1146. cwidth = 16; /* NOTE: no 18 pixel wide */
  1147. }
  1148. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1149. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1150. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1151. height = 100;
  1152. } else {
  1153. height = s->cr[VGA_CRTC_V_DISP_END] |
  1154. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1155. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1156. height = (height + 1) / cheight;
  1157. }
  1158. *pwidth = width;
  1159. *pheight = height;
  1160. *pcwidth = cwidth;
  1161. *pcheight = cheight;
  1162. }
  1163. typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
  1164. static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
  1165. rgb_to_pixel8_dup,
  1166. rgb_to_pixel15_dup,
  1167. rgb_to_pixel16_dup,
  1168. rgb_to_pixel32_dup,
  1169. rgb_to_pixel32bgr_dup,
  1170. rgb_to_pixel15bgr_dup,
  1171. rgb_to_pixel16bgr_dup,
  1172. };
  1173. /*
  1174. * Text mode update
  1175. * Missing:
  1176. * - double scan
  1177. * - double width
  1178. * - underline
  1179. * - flashing
  1180. */
  1181. static void vga_draw_text(VGACommonState *s, int full_update)
  1182. {
  1183. DisplaySurface *surface = qemu_console_surface(s->con);
  1184. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1185. int cx_min, cx_max, linesize, x_incr, line, line1;
  1186. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1187. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1188. const uint8_t *font_ptr, *font_base[2];
  1189. int dup9, line_offset, depth_index;
  1190. uint32_t *palette;
  1191. uint32_t *ch_attr_ptr;
  1192. vga_draw_glyph8_func *vga_draw_glyph8;
  1193. vga_draw_glyph9_func *vga_draw_glyph9;
  1194. int64_t now = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1195. /* compute font data address (in plane 2) */
  1196. v = s->sr[VGA_SEQ_CHARACTER_MAP];
  1197. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1198. if (offset != s->font_offsets[0]) {
  1199. s->font_offsets[0] = offset;
  1200. full_update = 1;
  1201. }
  1202. font_base[0] = s->vram_ptr + offset;
  1203. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1204. font_base[1] = s->vram_ptr + offset;
  1205. if (offset != s->font_offsets[1]) {
  1206. s->font_offsets[1] = offset;
  1207. full_update = 1;
  1208. }
  1209. if (s->plane_updated & (1 << 2) || s->chain4_alias) {
  1210. /* if the plane 2 was modified since the last display, it
  1211. indicates the font may have been modified */
  1212. s->plane_updated = 0;
  1213. full_update = 1;
  1214. }
  1215. full_update |= update_basic_params(s);
  1216. line_offset = s->line_offset;
  1217. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1218. if ((height * width) <= 1) {
  1219. /* better than nothing: exit if transient size is too small */
  1220. return;
  1221. }
  1222. if ((height * width) > CH_ATTR_SIZE) {
  1223. /* better than nothing: exit if transient size is too big */
  1224. return;
  1225. }
  1226. if (width != s->last_width || height != s->last_height ||
  1227. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1228. s->last_scr_width = width * cw;
  1229. s->last_scr_height = height * cheight;
  1230. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1231. surface = qemu_console_surface(s->con);
  1232. dpy_text_resize(s->con, width, height);
  1233. s->last_depth = 0;
  1234. s->last_width = width;
  1235. s->last_height = height;
  1236. s->last_ch = cheight;
  1237. s->last_cw = cw;
  1238. full_update = 1;
  1239. }
  1240. s->rgb_to_pixel =
  1241. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1242. full_update |= update_palette16(s);
  1243. palette = s->last_palette;
  1244. x_incr = cw * surface_bytes_per_pixel(surface);
  1245. if (full_update) {
  1246. s->full_update_text = 1;
  1247. }
  1248. if (s->full_update_gfx) {
  1249. s->full_update_gfx = 0;
  1250. full_update |= 1;
  1251. }
  1252. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1253. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1254. if (cursor_offset != s->cursor_offset ||
  1255. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1256. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1257. /* if the cursor position changed, we update the old and new
  1258. chars */
  1259. if (s->cursor_offset < CH_ATTR_SIZE)
  1260. s->last_ch_attr[s->cursor_offset] = -1;
  1261. if (cursor_offset < CH_ATTR_SIZE)
  1262. s->last_ch_attr[cursor_offset] = -1;
  1263. s->cursor_offset = cursor_offset;
  1264. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1265. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1266. }
  1267. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1268. if (now >= s->cursor_blink_time) {
  1269. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1270. s->cursor_visible_phase = !s->cursor_visible_phase;
  1271. }
  1272. depth_index = get_depth_index(surface);
  1273. if (cw == 16)
  1274. vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
  1275. else
  1276. vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
  1277. vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
  1278. dest = surface_data(surface);
  1279. linesize = surface_stride(surface);
  1280. ch_attr_ptr = s->last_ch_attr;
  1281. line = 0;
  1282. offset = s->start_addr * 4;
  1283. for(cy = 0; cy < height; cy++) {
  1284. d1 = dest;
  1285. src = s->vram_ptr + offset;
  1286. cx_min = width;
  1287. cx_max = -1;
  1288. for(cx = 0; cx < width; cx++) {
  1289. ch_attr = *(uint16_t *)src;
  1290. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1291. if (cx < cx_min)
  1292. cx_min = cx;
  1293. if (cx > cx_max)
  1294. cx_max = cx;
  1295. *ch_attr_ptr = ch_attr;
  1296. #ifdef HOST_WORDS_BIGENDIAN
  1297. ch = ch_attr >> 8;
  1298. cattr = ch_attr & 0xff;
  1299. #else
  1300. ch = ch_attr & 0xff;
  1301. cattr = ch_attr >> 8;
  1302. #endif
  1303. font_ptr = font_base[(cattr >> 3) & 1];
  1304. font_ptr += 32 * 4 * ch;
  1305. bgcol = palette[cattr >> 4];
  1306. fgcol = palette[cattr & 0x0f];
  1307. if (cw != 9) {
  1308. vga_draw_glyph8(d1, linesize,
  1309. font_ptr, cheight, fgcol, bgcol);
  1310. } else {
  1311. dup9 = 0;
  1312. if (ch >= 0xb0 && ch <= 0xdf &&
  1313. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1314. dup9 = 1;
  1315. }
  1316. vga_draw_glyph9(d1, linesize,
  1317. font_ptr, cheight, fgcol, bgcol, dup9);
  1318. }
  1319. if (src == cursor_ptr &&
  1320. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1321. s->cursor_visible_phase) {
  1322. int line_start, line_last, h;
  1323. /* draw the cursor */
  1324. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1325. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1326. /* XXX: check that */
  1327. if (line_last > cheight - 1)
  1328. line_last = cheight - 1;
  1329. if (line_last >= line_start && line_start < cheight) {
  1330. h = line_last - line_start + 1;
  1331. d = d1 + linesize * line_start;
  1332. if (cw != 9) {
  1333. vga_draw_glyph8(d, linesize,
  1334. cursor_glyph, h, fgcol, bgcol);
  1335. } else {
  1336. vga_draw_glyph9(d, linesize,
  1337. cursor_glyph, h, fgcol, bgcol, 1);
  1338. }
  1339. }
  1340. }
  1341. }
  1342. d1 += x_incr;
  1343. src += 4;
  1344. ch_attr_ptr++;
  1345. }
  1346. if (cx_max != -1) {
  1347. dpy_gfx_update(s->con, cx_min * cw, cy * cheight,
  1348. (cx_max - cx_min + 1) * cw, cheight);
  1349. }
  1350. dest += linesize * cheight;
  1351. line1 = line + cheight;
  1352. offset += line_offset;
  1353. if (line < s->line_compare && line1 >= s->line_compare) {
  1354. offset = 0;
  1355. }
  1356. line = line1;
  1357. }
  1358. }
  1359. enum {
  1360. VGA_DRAW_LINE2,
  1361. VGA_DRAW_LINE2D2,
  1362. VGA_DRAW_LINE4,
  1363. VGA_DRAW_LINE4D2,
  1364. VGA_DRAW_LINE8D2,
  1365. VGA_DRAW_LINE8,
  1366. VGA_DRAW_LINE15,
  1367. VGA_DRAW_LINE16,
  1368. VGA_DRAW_LINE24,
  1369. VGA_DRAW_LINE32,
  1370. VGA_DRAW_LINE_NB,
  1371. };
  1372. static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
  1373. vga_draw_line2_8,
  1374. vga_draw_line2_16,
  1375. vga_draw_line2_16,
  1376. vga_draw_line2_32,
  1377. vga_draw_line2_32,
  1378. vga_draw_line2_16,
  1379. vga_draw_line2_16,
  1380. vga_draw_line2d2_8,
  1381. vga_draw_line2d2_16,
  1382. vga_draw_line2d2_16,
  1383. vga_draw_line2d2_32,
  1384. vga_draw_line2d2_32,
  1385. vga_draw_line2d2_16,
  1386. vga_draw_line2d2_16,
  1387. vga_draw_line4_8,
  1388. vga_draw_line4_16,
  1389. vga_draw_line4_16,
  1390. vga_draw_line4_32,
  1391. vga_draw_line4_32,
  1392. vga_draw_line4_16,
  1393. vga_draw_line4_16,
  1394. vga_draw_line4d2_8,
  1395. vga_draw_line4d2_16,
  1396. vga_draw_line4d2_16,
  1397. vga_draw_line4d2_32,
  1398. vga_draw_line4d2_32,
  1399. vga_draw_line4d2_16,
  1400. vga_draw_line4d2_16,
  1401. vga_draw_line8d2_8,
  1402. vga_draw_line8d2_16,
  1403. vga_draw_line8d2_16,
  1404. vga_draw_line8d2_32,
  1405. vga_draw_line8d2_32,
  1406. vga_draw_line8d2_16,
  1407. vga_draw_line8d2_16,
  1408. vga_draw_line8_8,
  1409. vga_draw_line8_16,
  1410. vga_draw_line8_16,
  1411. vga_draw_line8_32,
  1412. vga_draw_line8_32,
  1413. vga_draw_line8_16,
  1414. vga_draw_line8_16,
  1415. vga_draw_line15_8,
  1416. vga_draw_line15_15,
  1417. vga_draw_line15_16,
  1418. vga_draw_line15_32,
  1419. vga_draw_line15_32bgr,
  1420. vga_draw_line15_15bgr,
  1421. vga_draw_line15_16bgr,
  1422. vga_draw_line16_8,
  1423. vga_draw_line16_15,
  1424. vga_draw_line16_16,
  1425. vga_draw_line16_32,
  1426. vga_draw_line16_32bgr,
  1427. vga_draw_line16_15bgr,
  1428. vga_draw_line16_16bgr,
  1429. vga_draw_line24_8,
  1430. vga_draw_line24_15,
  1431. vga_draw_line24_16,
  1432. vga_draw_line24_32,
  1433. vga_draw_line24_32bgr,
  1434. vga_draw_line24_15bgr,
  1435. vga_draw_line24_16bgr,
  1436. vga_draw_line32_8,
  1437. vga_draw_line32_15,
  1438. vga_draw_line32_16,
  1439. vga_draw_line32_32,
  1440. vga_draw_line32_32bgr,
  1441. vga_draw_line32_15bgr,
  1442. vga_draw_line32_16bgr,
  1443. };
  1444. static int vga_get_bpp(VGACommonState *s)
  1445. {
  1446. int ret;
  1447. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1448. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1449. } else {
  1450. ret = 0;
  1451. }
  1452. return ret;
  1453. }
  1454. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1455. {
  1456. int width, height;
  1457. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1458. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1459. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1460. } else {
  1461. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1462. height = s->cr[VGA_CRTC_V_DISP_END] |
  1463. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1464. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1465. height = (height + 1);
  1466. }
  1467. *pwidth = width;
  1468. *pheight = height;
  1469. }
  1470. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1471. {
  1472. int y;
  1473. if (y1 >= VGA_MAX_HEIGHT)
  1474. return;
  1475. if (y2 >= VGA_MAX_HEIGHT)
  1476. y2 = VGA_MAX_HEIGHT;
  1477. for(y = y1; y < y2; y++) {
  1478. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1479. }
  1480. }
  1481. void vga_sync_dirty_bitmap(VGACommonState *s)
  1482. {
  1483. memory_region_sync_dirty_bitmap(&s->vram);
  1484. }
  1485. void vga_dirty_log_start(VGACommonState *s)
  1486. {
  1487. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1488. }
  1489. void vga_dirty_log_stop(VGACommonState *s)
  1490. {
  1491. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1492. }
  1493. /*
  1494. * graphic modes
  1495. */
  1496. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1497. {
  1498. DisplaySurface *surface = qemu_console_surface(s->con);
  1499. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1500. int width, height, shift_control, line_offset, bwidth, bits;
  1501. ram_addr_t page0, page1, page_min, page_max;
  1502. int disp_width, multi_scan, multi_run;
  1503. uint8_t *d;
  1504. uint32_t v, addr1, addr;
  1505. vga_draw_line_func *vga_draw_line;
  1506. #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
  1507. static const bool byteswap = false;
  1508. #else
  1509. static const bool byteswap = true;
  1510. #endif
  1511. full_update |= update_basic_params(s);
  1512. if (!full_update)
  1513. vga_sync_dirty_bitmap(s);
  1514. s->get_resolution(s, &width, &height);
  1515. disp_width = width;
  1516. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1517. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1518. if (shift_control != 1) {
  1519. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1520. - 1;
  1521. } else {
  1522. /* in CGA modes, multi_scan is ignored */
  1523. /* XXX: is it correct ? */
  1524. multi_scan = double_scan;
  1525. }
  1526. multi_run = multi_scan;
  1527. if (shift_control != s->shift_control ||
  1528. double_scan != s->double_scan) {
  1529. full_update = 1;
  1530. s->shift_control = shift_control;
  1531. s->double_scan = double_scan;
  1532. }
  1533. if (shift_control == 0) {
  1534. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1535. disp_width <<= 1;
  1536. }
  1537. } else if (shift_control == 1) {
  1538. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1539. disp_width <<= 1;
  1540. }
  1541. }
  1542. depth = s->get_bpp(s);
  1543. if (s->line_offset != s->last_line_offset ||
  1544. disp_width != s->last_width ||
  1545. height != s->last_height ||
  1546. s->last_depth != depth) {
  1547. if (depth == 32 || (depth == 16 && !byteswap)) {
  1548. surface = qemu_create_displaysurface_from(disp_width,
  1549. height, depth, s->line_offset,
  1550. s->vram_ptr + (s->start_addr * 4), byteswap);
  1551. dpy_gfx_replace_surface(s->con, surface);
  1552. } else {
  1553. qemu_console_resize(s->con, disp_width, height);
  1554. surface = qemu_console_surface(s->con);
  1555. }
  1556. s->last_scr_width = disp_width;
  1557. s->last_scr_height = height;
  1558. s->last_width = disp_width;
  1559. s->last_height = height;
  1560. s->last_line_offset = s->line_offset;
  1561. s->last_depth = depth;
  1562. full_update = 1;
  1563. } else if (is_buffer_shared(surface) &&
  1564. (full_update || surface_data(surface) != s->vram_ptr
  1565. + (s->start_addr * 4))) {
  1566. surface = qemu_create_displaysurface_from(disp_width,
  1567. height, depth, s->line_offset,
  1568. s->vram_ptr + (s->start_addr * 4), byteswap);
  1569. dpy_gfx_replace_surface(s->con, surface);
  1570. }
  1571. s->rgb_to_pixel =
  1572. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1573. if (shift_control == 0) {
  1574. full_update |= update_palette16(s);
  1575. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1576. v = VGA_DRAW_LINE4D2;
  1577. } else {
  1578. v = VGA_DRAW_LINE4;
  1579. }
  1580. bits = 4;
  1581. } else if (shift_control == 1) {
  1582. full_update |= update_palette16(s);
  1583. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1584. v = VGA_DRAW_LINE2D2;
  1585. } else {
  1586. v = VGA_DRAW_LINE2;
  1587. }
  1588. bits = 4;
  1589. } else {
  1590. switch(s->get_bpp(s)) {
  1591. default:
  1592. case 0:
  1593. full_update |= update_palette256(s);
  1594. v = VGA_DRAW_LINE8D2;
  1595. bits = 4;
  1596. break;
  1597. case 8:
  1598. full_update |= update_palette256(s);
  1599. v = VGA_DRAW_LINE8;
  1600. bits = 8;
  1601. break;
  1602. case 15:
  1603. v = VGA_DRAW_LINE15;
  1604. bits = 16;
  1605. break;
  1606. case 16:
  1607. v = VGA_DRAW_LINE16;
  1608. bits = 16;
  1609. break;
  1610. case 24:
  1611. v = VGA_DRAW_LINE24;
  1612. bits = 24;
  1613. break;
  1614. case 32:
  1615. v = VGA_DRAW_LINE32;
  1616. bits = 32;
  1617. break;
  1618. }
  1619. }
  1620. vga_draw_line = vga_draw_line_table[v * NB_DEPTHS +
  1621. get_depth_index(surface)];
  1622. if (!is_buffer_shared(surface) && s->cursor_invalidate) {
  1623. s->cursor_invalidate(s);
  1624. }
  1625. line_offset = s->line_offset;
  1626. #if 0
  1627. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1628. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1629. s->line_compare, s->sr[VGA_SEQ_CLOCK_MODE]);
  1630. #endif
  1631. addr1 = (s->start_addr * 4);
  1632. bwidth = (width * bits + 7) / 8;
  1633. y_start = -1;
  1634. page_min = -1;
  1635. page_max = 0;
  1636. d = surface_data(surface);
  1637. linesize = surface_stride(surface);
  1638. y1 = 0;
  1639. for(y = 0; y < height; y++) {
  1640. addr = addr1;
  1641. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1642. int shift;
  1643. /* CGA compatibility handling */
  1644. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1645. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1646. }
  1647. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1648. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1649. }
  1650. update = full_update;
  1651. page0 = addr;
  1652. page1 = addr + bwidth - 1;
  1653. update |= memory_region_get_dirty(&s->vram, page0, page1 - page0,
  1654. DIRTY_MEMORY_VGA);
  1655. /* explicit invalidation for the hardware cursor */
  1656. update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
  1657. if (update) {
  1658. if (y_start < 0)
  1659. y_start = y;
  1660. if (page0 < page_min)
  1661. page_min = page0;
  1662. if (page1 > page_max)
  1663. page_max = page1;
  1664. if (!(is_buffer_shared(surface))) {
  1665. vga_draw_line(s, d, s->vram_ptr + addr, width);
  1666. if (s->cursor_draw_line)
  1667. s->cursor_draw_line(s, d, y);
  1668. }
  1669. } else {
  1670. if (y_start >= 0) {
  1671. /* flush to display */
  1672. dpy_gfx_update(s->con, 0, y_start,
  1673. disp_width, y - y_start);
  1674. y_start = -1;
  1675. }
  1676. }
  1677. if (!multi_run) {
  1678. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1679. if ((y1 & mask) == mask)
  1680. addr1 += line_offset;
  1681. y1++;
  1682. multi_run = multi_scan;
  1683. } else {
  1684. multi_run--;
  1685. }
  1686. /* line compare acts on the displayed lines */
  1687. if (y == s->line_compare)
  1688. addr1 = 0;
  1689. d += linesize;
  1690. }
  1691. if (y_start >= 0) {
  1692. /* flush to display */
  1693. dpy_gfx_update(s->con, 0, y_start,
  1694. disp_width, y - y_start);
  1695. }
  1696. /* reset modified pages */
  1697. if (page_max >= page_min) {
  1698. memory_region_reset_dirty(&s->vram,
  1699. page_min,
  1700. page_max - page_min,
  1701. DIRTY_MEMORY_VGA);
  1702. }
  1703. memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
  1704. }
  1705. static void vga_draw_blank(VGACommonState *s, int full_update)
  1706. {
  1707. DisplaySurface *surface = qemu_console_surface(s->con);
  1708. int i, w, val;
  1709. uint8_t *d;
  1710. if (!full_update)
  1711. return;
  1712. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1713. return;
  1714. s->rgb_to_pixel =
  1715. rgb_to_pixel_dup_table[get_depth_index(surface)];
  1716. if (surface_bits_per_pixel(surface) == 8) {
  1717. val = s->rgb_to_pixel(0, 0, 0);
  1718. } else {
  1719. val = 0;
  1720. }
  1721. w = s->last_scr_width * surface_bytes_per_pixel(surface);
  1722. d = surface_data(surface);
  1723. for(i = 0; i < s->last_scr_height; i++) {
  1724. memset(d, val, w);
  1725. d += surface_stride(surface);
  1726. }
  1727. dpy_gfx_update(s->con, 0, 0,
  1728. s->last_scr_width, s->last_scr_height);
  1729. }
  1730. #define GMODE_TEXT 0
  1731. #define GMODE_GRAPH 1
  1732. #define GMODE_BLANK 2
  1733. static void vga_update_display(void *opaque)
  1734. {
  1735. VGACommonState *s = opaque;
  1736. DisplaySurface *surface = qemu_console_surface(s->con);
  1737. int full_update, graphic_mode;
  1738. qemu_flush_coalesced_mmio_buffer();
  1739. if (surface_bits_per_pixel(surface) == 0) {
  1740. /* nothing to do */
  1741. } else {
  1742. full_update = 0;
  1743. if (!(s->ar_index & 0x20)) {
  1744. graphic_mode = GMODE_BLANK;
  1745. } else {
  1746. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1747. }
  1748. if (graphic_mode != s->graphic_mode) {
  1749. s->graphic_mode = graphic_mode;
  1750. s->cursor_blink_time = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1751. full_update = 1;
  1752. }
  1753. switch(graphic_mode) {
  1754. case GMODE_TEXT:
  1755. vga_draw_text(s, full_update);
  1756. break;
  1757. case GMODE_GRAPH:
  1758. vga_draw_graphic(s, full_update);
  1759. break;
  1760. case GMODE_BLANK:
  1761. default:
  1762. vga_draw_blank(s, full_update);
  1763. break;
  1764. }
  1765. }
  1766. }
  1767. /* force a full display refresh */
  1768. static void vga_invalidate_display(void *opaque)
  1769. {
  1770. VGACommonState *s = opaque;
  1771. s->last_width = -1;
  1772. s->last_height = -1;
  1773. }
  1774. void vga_common_reset(VGACommonState *s)
  1775. {
  1776. s->sr_index = 0;
  1777. memset(s->sr, '\0', sizeof(s->sr));
  1778. s->gr_index = 0;
  1779. memset(s->gr, '\0', sizeof(s->gr));
  1780. s->ar_index = 0;
  1781. memset(s->ar, '\0', sizeof(s->ar));
  1782. s->ar_flip_flop = 0;
  1783. s->cr_index = 0;
  1784. memset(s->cr, '\0', sizeof(s->cr));
  1785. s->msr = 0;
  1786. s->fcr = 0;
  1787. s->st00 = 0;
  1788. s->st01 = 0;
  1789. s->dac_state = 0;
  1790. s->dac_sub_index = 0;
  1791. s->dac_read_index = 0;
  1792. s->dac_write_index = 0;
  1793. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1794. s->dac_8bit = 0;
  1795. memset(s->palette, '\0', sizeof(s->palette));
  1796. s->bank_offset = 0;
  1797. s->vbe_index = 0;
  1798. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1799. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1800. s->vbe_start_addr = 0;
  1801. s->vbe_line_offset = 0;
  1802. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1803. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1804. s->graphic_mode = -1; /* force full update */
  1805. s->shift_control = 0;
  1806. s->double_scan = 0;
  1807. s->line_offset = 0;
  1808. s->line_compare = 0;
  1809. s->start_addr = 0;
  1810. s->plane_updated = 0;
  1811. s->last_cw = 0;
  1812. s->last_ch = 0;
  1813. s->last_width = 0;
  1814. s->last_height = 0;
  1815. s->last_scr_width = 0;
  1816. s->last_scr_height = 0;
  1817. s->cursor_start = 0;
  1818. s->cursor_end = 0;
  1819. s->cursor_offset = 0;
  1820. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1821. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1822. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1823. switch (vga_retrace_method) {
  1824. case VGA_RETRACE_DUMB:
  1825. break;
  1826. case VGA_RETRACE_PRECISE:
  1827. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1828. break;
  1829. }
  1830. vga_update_memory_access(s);
  1831. }
  1832. static void vga_reset(void *opaque)
  1833. {
  1834. VGACommonState *s = opaque;
  1835. vga_common_reset(s);
  1836. }
  1837. #define TEXTMODE_X(x) ((x) % width)
  1838. #define TEXTMODE_Y(x) ((x) / width)
  1839. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1840. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1841. /* relay text rendering to the display driver
  1842. * instead of doing a full vga_update_display() */
  1843. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1844. {
  1845. VGACommonState *s = opaque;
  1846. int graphic_mode, i, cursor_offset, cursor_visible;
  1847. int cw, cheight, width, height, size, c_min, c_max;
  1848. uint32_t *src;
  1849. console_ch_t *dst, val;
  1850. char msg_buffer[80];
  1851. int full_update = 0;
  1852. qemu_flush_coalesced_mmio_buffer();
  1853. if (!(s->ar_index & 0x20)) {
  1854. graphic_mode = GMODE_BLANK;
  1855. } else {
  1856. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1857. }
  1858. if (graphic_mode != s->graphic_mode) {
  1859. s->graphic_mode = graphic_mode;
  1860. full_update = 1;
  1861. }
  1862. if (s->last_width == -1) {
  1863. s->last_width = 0;
  1864. full_update = 1;
  1865. }
  1866. switch (graphic_mode) {
  1867. case GMODE_TEXT:
  1868. /* TODO: update palette */
  1869. full_update |= update_basic_params(s);
  1870. /* total width & height */
  1871. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1872. cw = 8;
  1873. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1874. cw = 9;
  1875. }
  1876. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1877. cw = 16; /* NOTE: no 18 pixel wide */
  1878. }
  1879. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1880. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1881. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1882. height = 100;
  1883. } else {
  1884. height = s->cr[VGA_CRTC_V_DISP_END] |
  1885. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1886. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1887. height = (height + 1) / cheight;
  1888. }
  1889. size = (height * width);
  1890. if (size > CH_ATTR_SIZE) {
  1891. if (!full_update)
  1892. return;
  1893. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1894. width, height);
  1895. break;
  1896. }
  1897. if (width != s->last_width || height != s->last_height ||
  1898. cw != s->last_cw || cheight != s->last_ch) {
  1899. s->last_scr_width = width * cw;
  1900. s->last_scr_height = height * cheight;
  1901. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1902. dpy_text_resize(s->con, width, height);
  1903. s->last_depth = 0;
  1904. s->last_width = width;
  1905. s->last_height = height;
  1906. s->last_ch = cheight;
  1907. s->last_cw = cw;
  1908. full_update = 1;
  1909. }
  1910. if (full_update) {
  1911. s->full_update_gfx = 1;
  1912. }
  1913. if (s->full_update_text) {
  1914. s->full_update_text = 0;
  1915. full_update |= 1;
  1916. }
  1917. /* Update "hardware" cursor */
  1918. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1919. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1920. if (cursor_offset != s->cursor_offset ||
  1921. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1922. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1923. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1924. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1925. dpy_text_cursor(s->con,
  1926. TEXTMODE_X(cursor_offset),
  1927. TEXTMODE_Y(cursor_offset));
  1928. else
  1929. dpy_text_cursor(s->con, -1, -1);
  1930. s->cursor_offset = cursor_offset;
  1931. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1932. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1933. }
  1934. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1935. dst = chardata;
  1936. if (full_update) {
  1937. for (i = 0; i < size; src ++, dst ++, i ++)
  1938. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1939. dpy_text_update(s->con, 0, 0, width, height);
  1940. } else {
  1941. c_max = 0;
  1942. for (i = 0; i < size; src ++, dst ++, i ++) {
  1943. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1944. if (*dst != val) {
  1945. *dst = val;
  1946. c_max = i;
  1947. break;
  1948. }
  1949. }
  1950. c_min = i;
  1951. for (; i < size; src ++, dst ++, i ++) {
  1952. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1953. if (*dst != val) {
  1954. *dst = val;
  1955. c_max = i;
  1956. }
  1957. }
  1958. if (c_min <= c_max) {
  1959. i = TEXTMODE_Y(c_min);
  1960. dpy_text_update(s->con, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1961. }
  1962. }
  1963. return;
  1964. case GMODE_GRAPH:
  1965. if (!full_update)
  1966. return;
  1967. s->get_resolution(s, &width, &height);
  1968. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  1969. width, height);
  1970. break;
  1971. case GMODE_BLANK:
  1972. default:
  1973. if (!full_update)
  1974. return;
  1975. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  1976. break;
  1977. }
  1978. /* Display a message */
  1979. s->last_width = 60;
  1980. s->last_height = height = 3;
  1981. dpy_text_cursor(s->con, -1, -1);
  1982. dpy_text_resize(s->con, s->last_width, height);
  1983. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  1984. console_write_ch(dst ++, ' ');
  1985. size = strlen(msg_buffer);
  1986. width = (s->last_width - size) / 2;
  1987. dst = chardata + s->last_width + width;
  1988. for (i = 0; i < size; i ++)
  1989. console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
  1990. dpy_text_update(s->con, 0, 0, s->last_width, height);
  1991. }
  1992. static uint64_t vga_mem_read(void *opaque, hwaddr addr,
  1993. unsigned size)
  1994. {
  1995. VGACommonState *s = opaque;
  1996. return vga_mem_readb(s, addr);
  1997. }
  1998. static void vga_mem_write(void *opaque, hwaddr addr,
  1999. uint64_t data, unsigned size)
  2000. {
  2001. VGACommonState *s = opaque;
  2002. return vga_mem_writeb(s, addr, data);
  2003. }
  2004. const MemoryRegionOps vga_mem_ops = {
  2005. .read = vga_mem_read,
  2006. .write = vga_mem_write,
  2007. .endianness = DEVICE_LITTLE_ENDIAN,
  2008. .impl = {
  2009. .min_access_size = 1,
  2010. .max_access_size = 1,
  2011. },
  2012. };
  2013. static int vga_common_post_load(void *opaque, int version_id)
  2014. {
  2015. VGACommonState *s = opaque;
  2016. /* force refresh */
  2017. s->graphic_mode = -1;
  2018. return 0;
  2019. }
  2020. const VMStateDescription vmstate_vga_common = {
  2021. .name = "vga",
  2022. .version_id = 2,
  2023. .minimum_version_id = 2,
  2024. .minimum_version_id_old = 2,
  2025. .post_load = vga_common_post_load,
  2026. .fields = (VMStateField []) {
  2027. VMSTATE_UINT32(latch, VGACommonState),
  2028. VMSTATE_UINT8(sr_index, VGACommonState),
  2029. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  2030. VMSTATE_UINT8(gr_index, VGACommonState),
  2031. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  2032. VMSTATE_UINT8(ar_index, VGACommonState),
  2033. VMSTATE_BUFFER(ar, VGACommonState),
  2034. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  2035. VMSTATE_UINT8(cr_index, VGACommonState),
  2036. VMSTATE_BUFFER(cr, VGACommonState),
  2037. VMSTATE_UINT8(msr, VGACommonState),
  2038. VMSTATE_UINT8(fcr, VGACommonState),
  2039. VMSTATE_UINT8(st00, VGACommonState),
  2040. VMSTATE_UINT8(st01, VGACommonState),
  2041. VMSTATE_UINT8(dac_state, VGACommonState),
  2042. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  2043. VMSTATE_UINT8(dac_read_index, VGACommonState),
  2044. VMSTATE_UINT8(dac_write_index, VGACommonState),
  2045. VMSTATE_BUFFER(dac_cache, VGACommonState),
  2046. VMSTATE_BUFFER(palette, VGACommonState),
  2047. VMSTATE_INT32(bank_offset, VGACommonState),
  2048. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
  2049. VMSTATE_UINT16(vbe_index, VGACommonState),
  2050. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  2051. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  2052. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  2053. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  2054. VMSTATE_END_OF_LIST()
  2055. }
  2056. };
  2057. static const GraphicHwOps vga_ops = {
  2058. .invalidate = vga_invalidate_display,
  2059. .gfx_update = vga_update_display,
  2060. .text_update = vga_update_text,
  2061. };
  2062. void vga_common_init(VGACommonState *s, Object *obj)
  2063. {
  2064. int i, j, v, b;
  2065. for(i = 0;i < 256; i++) {
  2066. v = 0;
  2067. for(j = 0; j < 8; j++) {
  2068. v |= ((i >> j) & 1) << (j * 4);
  2069. }
  2070. expand4[i] = v;
  2071. v = 0;
  2072. for(j = 0; j < 4; j++) {
  2073. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2074. }
  2075. expand2[i] = v;
  2076. }
  2077. for(i = 0; i < 16; i++) {
  2078. v = 0;
  2079. for(j = 0; j < 4; j++) {
  2080. b = ((i >> j) & 1);
  2081. v |= b << (2 * j);
  2082. v |= b << (2 * j + 1);
  2083. }
  2084. expand4to8[i] = v;
  2085. }
  2086. /* valid range: 1 MB -> 256 MB */
  2087. s->vram_size = 1024 * 1024;
  2088. while (s->vram_size < (s->vram_size_mb << 20) &&
  2089. s->vram_size < (256 << 20)) {
  2090. s->vram_size <<= 1;
  2091. }
  2092. s->vram_size_mb = s->vram_size >> 20;
  2093. s->is_vbe_vmstate = 1;
  2094. memory_region_init_ram(&s->vram, obj, "vga.vram", s->vram_size);
  2095. vmstate_register_ram_global(&s->vram);
  2096. xen_register_framebuffer(&s->vram);
  2097. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2098. s->get_bpp = vga_get_bpp;
  2099. s->get_offsets = vga_get_offsets;
  2100. s->get_resolution = vga_get_resolution;
  2101. s->hw_ops = &vga_ops;
  2102. switch (vga_retrace_method) {
  2103. case VGA_RETRACE_DUMB:
  2104. s->retrace = vga_dumb_retrace;
  2105. s->update_retrace_info = vga_dumb_update_retrace_info;
  2106. break;
  2107. case VGA_RETRACE_PRECISE:
  2108. s->retrace = vga_precise_retrace;
  2109. s->update_retrace_info = vga_precise_update_retrace_info;
  2110. break;
  2111. }
  2112. vga_dirty_log_start(s);
  2113. }
  2114. static const MemoryRegionPortio vga_portio_list[] = {
  2115. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2116. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2117. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2118. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2119. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2120. PORTIO_END_OF_LIST(),
  2121. };
  2122. static const MemoryRegionPortio vbe_portio_list[] = {
  2123. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2124. # ifdef TARGET_I386
  2125. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2126. # endif
  2127. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2128. PORTIO_END_OF_LIST(),
  2129. };
  2130. /* Used by both ISA and PCI */
  2131. MemoryRegion *vga_init_io(VGACommonState *s, Object *obj,
  2132. const MemoryRegionPortio **vga_ports,
  2133. const MemoryRegionPortio **vbe_ports)
  2134. {
  2135. MemoryRegion *vga_mem;
  2136. *vga_ports = vga_portio_list;
  2137. *vbe_ports = vbe_portio_list;
  2138. vga_mem = g_malloc(sizeof(*vga_mem));
  2139. memory_region_init_io(vga_mem, obj, &vga_mem_ops, s,
  2140. "vga-lowmem", 0x20000);
  2141. memory_region_set_flush_coalesced(vga_mem);
  2142. return vga_mem;
  2143. }
  2144. void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space,
  2145. MemoryRegion *address_space_io, bool init_vga_ports)
  2146. {
  2147. MemoryRegion *vga_io_memory;
  2148. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2149. PortioList *vga_port_list = g_new(PortioList, 1);
  2150. PortioList *vbe_port_list = g_new(PortioList, 1);
  2151. qemu_register_reset(vga_reset, s);
  2152. s->bank_offset = 0;
  2153. s->legacy_address_space = address_space;
  2154. vga_io_memory = vga_init_io(s, obj, &vga_ports, &vbe_ports);
  2155. memory_region_add_subregion_overlap(address_space,
  2156. isa_mem_base + 0x000a0000,
  2157. vga_io_memory,
  2158. 1);
  2159. memory_region_set_coalescing(vga_io_memory);
  2160. if (init_vga_ports) {
  2161. portio_list_init(vga_port_list, obj, vga_ports, s, "vga");
  2162. portio_list_set_flush_coalesced(vga_port_list);
  2163. portio_list_add(vga_port_list, address_space_io, 0x3b0);
  2164. }
  2165. if (vbe_ports) {
  2166. portio_list_init(vbe_port_list, obj, vbe_ports, s, "vbe");
  2167. portio_list_add(vbe_port_list, address_space_io, 0x1ce);
  2168. }
  2169. }
  2170. void vga_init_vbe(VGACommonState *s, Object *obj, MemoryRegion *system_memory)
  2171. {
  2172. /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
  2173. * so use an alias to avoid double-mapping the same region.
  2174. */
  2175. memory_region_init_alias(&s->vram_vbe, obj, "vram.vbe",
  2176. &s->vram, 0, memory_region_size(&s->vram));
  2177. /* XXX: use optimized standard vga accesses */
  2178. memory_region_add_subregion(system_memory,
  2179. VBE_DISPI_LFB_PHYSICAL_ADDRESS,
  2180. &s->vram_vbe);
  2181. s->vbe_mapped = 1;
  2182. }