pxa2xx_lcd.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /*
  2. * Intel XScale PXA255/270 LCDC emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. #include "hw/hw.h"
  13. #include "ui/console.h"
  14. #include "hw/arm/pxa.h"
  15. #include "ui/pixel_ops.h"
  16. /* FIXME: For graphic_rotate. Should probably be done in common code. */
  17. #include "sysemu/sysemu.h"
  18. #include "framebuffer.h"
  19. struct DMAChannel {
  20. uint32_t branch;
  21. uint8_t up;
  22. uint8_t palette[1024];
  23. uint8_t pbuffer[1024];
  24. void (*redraw)(PXA2xxLCDState *s, hwaddr addr,
  25. int *miny, int *maxy);
  26. uint32_t descriptor;
  27. uint32_t source;
  28. uint32_t id;
  29. uint32_t command;
  30. };
  31. struct PXA2xxLCDState {
  32. MemoryRegion *sysmem;
  33. MemoryRegion iomem;
  34. qemu_irq irq;
  35. int irqlevel;
  36. int invalidated;
  37. QemuConsole *con;
  38. drawfn *line_fn[2];
  39. int dest_width;
  40. int xres, yres;
  41. int pal_for;
  42. int transp;
  43. enum {
  44. pxa_lcdc_2bpp = 1,
  45. pxa_lcdc_4bpp = 2,
  46. pxa_lcdc_8bpp = 3,
  47. pxa_lcdc_16bpp = 4,
  48. pxa_lcdc_18bpp = 5,
  49. pxa_lcdc_18pbpp = 6,
  50. pxa_lcdc_19bpp = 7,
  51. pxa_lcdc_19pbpp = 8,
  52. pxa_lcdc_24bpp = 9,
  53. pxa_lcdc_25bpp = 10,
  54. } bpp;
  55. uint32_t control[6];
  56. uint32_t status[2];
  57. uint32_t ovl1c[2];
  58. uint32_t ovl2c[2];
  59. uint32_t ccr;
  60. uint32_t cmdcr;
  61. uint32_t trgbr;
  62. uint32_t tcr;
  63. uint32_t liidr;
  64. uint8_t bscntr;
  65. struct DMAChannel dma_ch[7];
  66. qemu_irq vsync_cb;
  67. int orientation;
  68. };
  69. typedef struct QEMU_PACKED {
  70. uint32_t fdaddr;
  71. uint32_t fsaddr;
  72. uint32_t fidr;
  73. uint32_t ldcmd;
  74. } PXAFrameDescriptor;
  75. #define LCCR0 0x000 /* LCD Controller Control register 0 */
  76. #define LCCR1 0x004 /* LCD Controller Control register 1 */
  77. #define LCCR2 0x008 /* LCD Controller Control register 2 */
  78. #define LCCR3 0x00c /* LCD Controller Control register 3 */
  79. #define LCCR4 0x010 /* LCD Controller Control register 4 */
  80. #define LCCR5 0x014 /* LCD Controller Control register 5 */
  81. #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
  82. #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
  83. #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
  84. #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
  85. #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
  86. #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
  87. #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
  88. #define LCSR1 0x034 /* LCD Controller Status register 1 */
  89. #define LCSR0 0x038 /* LCD Controller Status register 0 */
  90. #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
  91. #define TRGBR 0x040 /* TMED RGB Seed register */
  92. #define TCR 0x044 /* TMED Control register */
  93. #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
  94. #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
  95. #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
  96. #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
  97. #define CCR 0x090 /* Cursor Control register */
  98. #define CMDCR 0x100 /* Command Control register */
  99. #define PRSR 0x104 /* Panel Read Status register */
  100. #define PXA_LCDDMA_CHANS 7
  101. #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
  102. #define DMA_FSADR 0x04 /* Frame Source Address register */
  103. #define DMA_FIDR 0x08 /* Frame ID register */
  104. #define DMA_LDCMD 0x0c /* Command register */
  105. /* LCD Buffer Strength Control register */
  106. #define BSCNTR 0x04000054
  107. /* Bitfield masks */
  108. #define LCCR0_ENB (1 << 0)
  109. #define LCCR0_CMS (1 << 1)
  110. #define LCCR0_SDS (1 << 2)
  111. #define LCCR0_LDM (1 << 3)
  112. #define LCCR0_SOFM0 (1 << 4)
  113. #define LCCR0_IUM (1 << 5)
  114. #define LCCR0_EOFM0 (1 << 6)
  115. #define LCCR0_PAS (1 << 7)
  116. #define LCCR0_DPD (1 << 9)
  117. #define LCCR0_DIS (1 << 10)
  118. #define LCCR0_QDM (1 << 11)
  119. #define LCCR0_PDD (0xff << 12)
  120. #define LCCR0_BSM0 (1 << 20)
  121. #define LCCR0_OUM (1 << 21)
  122. #define LCCR0_LCDT (1 << 22)
  123. #define LCCR0_RDSTM (1 << 23)
  124. #define LCCR0_CMDIM (1 << 24)
  125. #define LCCR0_OUC (1 << 25)
  126. #define LCCR0_LDDALT (1 << 26)
  127. #define LCCR1_PPL(x) ((x) & 0x3ff)
  128. #define LCCR2_LPP(x) ((x) & 0x3ff)
  129. #define LCCR3_API (15 << 16)
  130. #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
  131. #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
  132. #define LCCR4_K1(x) (((x) >> 0) & 7)
  133. #define LCCR4_K2(x) (((x) >> 3) & 7)
  134. #define LCCR4_K3(x) (((x) >> 6) & 7)
  135. #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
  136. #define LCCR5_SOFM(ch) (1 << (ch - 1))
  137. #define LCCR5_EOFM(ch) (1 << (ch + 7))
  138. #define LCCR5_BSM(ch) (1 << (ch + 15))
  139. #define LCCR5_IUM(ch) (1 << (ch + 23))
  140. #define OVLC1_EN (1 << 31)
  141. #define CCR_CEN (1 << 31)
  142. #define FBR_BRA (1 << 0)
  143. #define FBR_BINT (1 << 1)
  144. #define FBR_SRCADDR (0xfffffff << 4)
  145. #define LCSR0_LDD (1 << 0)
  146. #define LCSR0_SOF0 (1 << 1)
  147. #define LCSR0_BER (1 << 2)
  148. #define LCSR0_ABC (1 << 3)
  149. #define LCSR0_IU0 (1 << 4)
  150. #define LCSR0_IU1 (1 << 5)
  151. #define LCSR0_OU (1 << 6)
  152. #define LCSR0_QD (1 << 7)
  153. #define LCSR0_EOF0 (1 << 8)
  154. #define LCSR0_BS0 (1 << 9)
  155. #define LCSR0_SINT (1 << 10)
  156. #define LCSR0_RDST (1 << 11)
  157. #define LCSR0_CMDINT (1 << 12)
  158. #define LCSR0_BERCH(x) (((x) & 7) << 28)
  159. #define LCSR1_SOF(ch) (1 << (ch - 1))
  160. #define LCSR1_EOF(ch) (1 << (ch + 7))
  161. #define LCSR1_BS(ch) (1 << (ch + 15))
  162. #define LCSR1_IU(ch) (1 << (ch + 23))
  163. #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
  164. #define LDCMD_EOFINT (1 << 21)
  165. #define LDCMD_SOFINT (1 << 22)
  166. #define LDCMD_PAL (1 << 26)
  167. /* Route internal interrupt lines to the global IC */
  168. static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s)
  169. {
  170. int level = 0;
  171. level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM);
  172. level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0);
  173. level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM);
  174. level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1));
  175. level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM);
  176. level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM);
  177. level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0);
  178. level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0);
  179. level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM);
  180. level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
  181. level |= (s->status[1] & ~s->control[5]);
  182. qemu_set_irq(s->irq, !!level);
  183. s->irqlevel = level;
  184. }
  185. /* Set Branch Status interrupt high and poke associated registers */
  186. static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch)
  187. {
  188. int unmasked;
  189. if (ch == 0) {
  190. s->status[0] |= LCSR0_BS0;
  191. unmasked = !(s->control[0] & LCCR0_BSM0);
  192. } else {
  193. s->status[1] |= LCSR1_BS(ch);
  194. unmasked = !(s->control[5] & LCCR5_BSM(ch));
  195. }
  196. if (unmasked) {
  197. if (s->irqlevel)
  198. s->status[0] |= LCSR0_SINT;
  199. else
  200. s->liidr = s->dma_ch[ch].id;
  201. }
  202. }
  203. /* Set Start Of Frame Status interrupt high and poke associated registers */
  204. static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch)
  205. {
  206. int unmasked;
  207. if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
  208. return;
  209. if (ch == 0) {
  210. s->status[0] |= LCSR0_SOF0;
  211. unmasked = !(s->control[0] & LCCR0_SOFM0);
  212. } else {
  213. s->status[1] |= LCSR1_SOF(ch);
  214. unmasked = !(s->control[5] & LCCR5_SOFM(ch));
  215. }
  216. if (unmasked) {
  217. if (s->irqlevel)
  218. s->status[0] |= LCSR0_SINT;
  219. else
  220. s->liidr = s->dma_ch[ch].id;
  221. }
  222. }
  223. /* Set End Of Frame Status interrupt high and poke associated registers */
  224. static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch)
  225. {
  226. int unmasked;
  227. if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
  228. return;
  229. if (ch == 0) {
  230. s->status[0] |= LCSR0_EOF0;
  231. unmasked = !(s->control[0] & LCCR0_EOFM0);
  232. } else {
  233. s->status[1] |= LCSR1_EOF(ch);
  234. unmasked = !(s->control[5] & LCCR5_EOFM(ch));
  235. }
  236. if (unmasked) {
  237. if (s->irqlevel)
  238. s->status[0] |= LCSR0_SINT;
  239. else
  240. s->liidr = s->dma_ch[ch].id;
  241. }
  242. }
  243. /* Set Bus Error Status interrupt high and poke associated registers */
  244. static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch)
  245. {
  246. s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
  247. if (s->irqlevel)
  248. s->status[0] |= LCSR0_SINT;
  249. else
  250. s->liidr = s->dma_ch[ch].id;
  251. }
  252. /* Set Read Status interrupt high and poke associated registers */
  253. static inline void pxa2xx_dma_rdst_set(PXA2xxLCDState *s)
  254. {
  255. s->status[0] |= LCSR0_RDST;
  256. if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
  257. s->status[0] |= LCSR0_SINT;
  258. }
  259. /* Load new Frame Descriptors from DMA */
  260. static void pxa2xx_descriptor_load(PXA2xxLCDState *s)
  261. {
  262. PXAFrameDescriptor desc;
  263. hwaddr descptr;
  264. int i;
  265. for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
  266. s->dma_ch[i].source = 0;
  267. if (!s->dma_ch[i].up)
  268. continue;
  269. if (s->dma_ch[i].branch & FBR_BRA) {
  270. descptr = s->dma_ch[i].branch & FBR_SRCADDR;
  271. if (s->dma_ch[i].branch & FBR_BINT)
  272. pxa2xx_dma_bs_set(s, i);
  273. s->dma_ch[i].branch &= ~FBR_BRA;
  274. } else
  275. descptr = s->dma_ch[i].descriptor;
  276. if (!((descptr >= PXA2XX_SDRAM_BASE && descptr +
  277. sizeof(desc) <= PXA2XX_SDRAM_BASE + ram_size) ||
  278. (descptr >= PXA2XX_INTERNAL_BASE && descptr + sizeof(desc) <=
  279. PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  280. continue;
  281. }
  282. cpu_physical_memory_read(descptr, &desc, sizeof(desc));
  283. s->dma_ch[i].descriptor = tswap32(desc.fdaddr);
  284. s->dma_ch[i].source = tswap32(desc.fsaddr);
  285. s->dma_ch[i].id = tswap32(desc.fidr);
  286. s->dma_ch[i].command = tswap32(desc.ldcmd);
  287. }
  288. }
  289. static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset,
  290. unsigned size)
  291. {
  292. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  293. int ch;
  294. switch (offset) {
  295. case LCCR0:
  296. return s->control[0];
  297. case LCCR1:
  298. return s->control[1];
  299. case LCCR2:
  300. return s->control[2];
  301. case LCCR3:
  302. return s->control[3];
  303. case LCCR4:
  304. return s->control[4];
  305. case LCCR5:
  306. return s->control[5];
  307. case OVL1C1:
  308. return s->ovl1c[0];
  309. case OVL1C2:
  310. return s->ovl1c[1];
  311. case OVL2C1:
  312. return s->ovl2c[0];
  313. case OVL2C2:
  314. return s->ovl2c[1];
  315. case CCR:
  316. return s->ccr;
  317. case CMDCR:
  318. return s->cmdcr;
  319. case TRGBR:
  320. return s->trgbr;
  321. case TCR:
  322. return s->tcr;
  323. case 0x200 ... 0x1000: /* DMA per-channel registers */
  324. ch = (offset - 0x200) >> 4;
  325. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  326. goto fail;
  327. switch (offset & 0xf) {
  328. case DMA_FDADR:
  329. return s->dma_ch[ch].descriptor;
  330. case DMA_FSADR:
  331. return s->dma_ch[ch].source;
  332. case DMA_FIDR:
  333. return s->dma_ch[ch].id;
  334. case DMA_LDCMD:
  335. return s->dma_ch[ch].command;
  336. default:
  337. goto fail;
  338. }
  339. case FBR0:
  340. return s->dma_ch[0].branch;
  341. case FBR1:
  342. return s->dma_ch[1].branch;
  343. case FBR2:
  344. return s->dma_ch[2].branch;
  345. case FBR3:
  346. return s->dma_ch[3].branch;
  347. case FBR4:
  348. return s->dma_ch[4].branch;
  349. case FBR5:
  350. return s->dma_ch[5].branch;
  351. case FBR6:
  352. return s->dma_ch[6].branch;
  353. case BSCNTR:
  354. return s->bscntr;
  355. case PRSR:
  356. return 0;
  357. case LCSR0:
  358. return s->status[0];
  359. case LCSR1:
  360. return s->status[1];
  361. case LIIDR:
  362. return s->liidr;
  363. default:
  364. fail:
  365. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  366. }
  367. return 0;
  368. }
  369. static void pxa2xx_lcdc_write(void *opaque, hwaddr offset,
  370. uint64_t value, unsigned size)
  371. {
  372. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  373. int ch;
  374. switch (offset) {
  375. case LCCR0:
  376. /* ACK Quick Disable done */
  377. if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
  378. s->status[0] |= LCSR0_QD;
  379. if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
  380. printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
  381. if ((s->control[3] & LCCR3_API) &&
  382. (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
  383. s->status[0] |= LCSR0_ABC;
  384. s->control[0] = value & 0x07ffffff;
  385. pxa2xx_lcdc_int_update(s);
  386. s->dma_ch[0].up = !!(value & LCCR0_ENB);
  387. s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
  388. break;
  389. case LCCR1:
  390. s->control[1] = value;
  391. break;
  392. case LCCR2:
  393. s->control[2] = value;
  394. break;
  395. case LCCR3:
  396. s->control[3] = value & 0xefffffff;
  397. s->bpp = LCCR3_BPP(value);
  398. break;
  399. case LCCR4:
  400. s->control[4] = value & 0x83ff81ff;
  401. break;
  402. case LCCR5:
  403. s->control[5] = value & 0x3f3f3f3f;
  404. break;
  405. case OVL1C1:
  406. if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
  407. printf("%s: Overlay 1 not supported\n", __FUNCTION__);
  408. s->ovl1c[0] = value & 0x80ffffff;
  409. s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
  410. break;
  411. case OVL1C2:
  412. s->ovl1c[1] = value & 0x000fffff;
  413. break;
  414. case OVL2C1:
  415. if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
  416. printf("%s: Overlay 2 not supported\n", __FUNCTION__);
  417. s->ovl2c[0] = value & 0x80ffffff;
  418. s->dma_ch[2].up = !!(value & OVLC1_EN);
  419. s->dma_ch[3].up = !!(value & OVLC1_EN);
  420. s->dma_ch[4].up = !!(value & OVLC1_EN);
  421. break;
  422. case OVL2C2:
  423. s->ovl2c[1] = value & 0x007fffff;
  424. break;
  425. case CCR:
  426. if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
  427. printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
  428. s->ccr = value & 0x81ffffe7;
  429. s->dma_ch[5].up = !!(value & CCR_CEN);
  430. break;
  431. case CMDCR:
  432. s->cmdcr = value & 0xff;
  433. break;
  434. case TRGBR:
  435. s->trgbr = value & 0x00ffffff;
  436. break;
  437. case TCR:
  438. s->tcr = value & 0x7fff;
  439. break;
  440. case 0x200 ... 0x1000: /* DMA per-channel registers */
  441. ch = (offset - 0x200) >> 4;
  442. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  443. goto fail;
  444. switch (offset & 0xf) {
  445. case DMA_FDADR:
  446. s->dma_ch[ch].descriptor = value & 0xfffffff0;
  447. break;
  448. default:
  449. goto fail;
  450. }
  451. break;
  452. case FBR0:
  453. s->dma_ch[0].branch = value & 0xfffffff3;
  454. break;
  455. case FBR1:
  456. s->dma_ch[1].branch = value & 0xfffffff3;
  457. break;
  458. case FBR2:
  459. s->dma_ch[2].branch = value & 0xfffffff3;
  460. break;
  461. case FBR3:
  462. s->dma_ch[3].branch = value & 0xfffffff3;
  463. break;
  464. case FBR4:
  465. s->dma_ch[4].branch = value & 0xfffffff3;
  466. break;
  467. case FBR5:
  468. s->dma_ch[5].branch = value & 0xfffffff3;
  469. break;
  470. case FBR6:
  471. s->dma_ch[6].branch = value & 0xfffffff3;
  472. break;
  473. case BSCNTR:
  474. s->bscntr = value & 0xf;
  475. break;
  476. case PRSR:
  477. break;
  478. case LCSR0:
  479. s->status[0] &= ~(value & 0xfff);
  480. if (value & LCSR0_BER)
  481. s->status[0] &= ~LCSR0_BERCH(7);
  482. break;
  483. case LCSR1:
  484. s->status[1] &= ~(value & 0x3e3f3f);
  485. break;
  486. default:
  487. fail:
  488. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  489. }
  490. }
  491. static const MemoryRegionOps pxa2xx_lcdc_ops = {
  492. .read = pxa2xx_lcdc_read,
  493. .write = pxa2xx_lcdc_write,
  494. .endianness = DEVICE_NATIVE_ENDIAN,
  495. };
  496. /* Load new palette for a given DMA channel, convert to internal format */
  497. static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp)
  498. {
  499. DisplaySurface *surface = qemu_console_surface(s->con);
  500. int i, n, format, r, g, b, alpha;
  501. uint32_t *dest;
  502. uint8_t *src;
  503. s->pal_for = LCCR4_PALFOR(s->control[4]);
  504. format = s->pal_for;
  505. switch (bpp) {
  506. case pxa_lcdc_2bpp:
  507. n = 4;
  508. break;
  509. case pxa_lcdc_4bpp:
  510. n = 16;
  511. break;
  512. case pxa_lcdc_8bpp:
  513. n = 256;
  514. break;
  515. default:
  516. format = 0;
  517. return;
  518. }
  519. src = (uint8_t *) s->dma_ch[ch].pbuffer;
  520. dest = (uint32_t *) s->dma_ch[ch].palette;
  521. alpha = r = g = b = 0;
  522. for (i = 0; i < n; i ++) {
  523. switch (format) {
  524. case 0: /* 16 bpp, no transparency */
  525. alpha = 0;
  526. if (s->control[0] & LCCR0_CMS) {
  527. r = g = b = *(uint16_t *) src & 0xff;
  528. }
  529. else {
  530. r = (*(uint16_t *) src & 0xf800) >> 8;
  531. g = (*(uint16_t *) src & 0x07e0) >> 3;
  532. b = (*(uint16_t *) src & 0x001f) << 3;
  533. }
  534. src += 2;
  535. break;
  536. case 1: /* 16 bpp plus transparency */
  537. alpha = *(uint16_t *) src & (1 << 24);
  538. if (s->control[0] & LCCR0_CMS)
  539. r = g = b = *(uint16_t *) src & 0xff;
  540. else {
  541. r = (*(uint16_t *) src & 0xf800) >> 8;
  542. g = (*(uint16_t *) src & 0x07e0) >> 3;
  543. b = (*(uint16_t *) src & 0x001f) << 3;
  544. }
  545. src += 2;
  546. break;
  547. case 2: /* 18 bpp plus transparency */
  548. alpha = *(uint32_t *) src & (1 << 24);
  549. if (s->control[0] & LCCR0_CMS)
  550. r = g = b = *(uint32_t *) src & 0xff;
  551. else {
  552. r = (*(uint32_t *) src & 0xf80000) >> 16;
  553. g = (*(uint32_t *) src & 0x00fc00) >> 8;
  554. b = (*(uint32_t *) src & 0x0000f8);
  555. }
  556. src += 4;
  557. break;
  558. case 3: /* 24 bpp plus transparency */
  559. alpha = *(uint32_t *) src & (1 << 24);
  560. if (s->control[0] & LCCR0_CMS)
  561. r = g = b = *(uint32_t *) src & 0xff;
  562. else {
  563. r = (*(uint32_t *) src & 0xff0000) >> 16;
  564. g = (*(uint32_t *) src & 0x00ff00) >> 8;
  565. b = (*(uint32_t *) src & 0x0000ff);
  566. }
  567. src += 4;
  568. break;
  569. }
  570. switch (surface_bits_per_pixel(surface)) {
  571. case 8:
  572. *dest = rgb_to_pixel8(r, g, b) | alpha;
  573. break;
  574. case 15:
  575. *dest = rgb_to_pixel15(r, g, b) | alpha;
  576. break;
  577. case 16:
  578. *dest = rgb_to_pixel16(r, g, b) | alpha;
  579. break;
  580. case 24:
  581. *dest = rgb_to_pixel24(r, g, b) | alpha;
  582. break;
  583. case 32:
  584. *dest = rgb_to_pixel32(r, g, b) | alpha;
  585. break;
  586. }
  587. dest ++;
  588. }
  589. }
  590. static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s,
  591. hwaddr addr, int *miny, int *maxy)
  592. {
  593. DisplaySurface *surface = qemu_console_surface(s->con);
  594. int src_width, dest_width;
  595. drawfn fn = NULL;
  596. if (s->dest_width)
  597. fn = s->line_fn[s->transp][s->bpp];
  598. if (!fn)
  599. return;
  600. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  601. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  602. src_width *= 3;
  603. else if (s->bpp > pxa_lcdc_16bpp)
  604. src_width *= 4;
  605. else if (s->bpp > pxa_lcdc_8bpp)
  606. src_width *= 2;
  607. dest_width = s->xres * s->dest_width;
  608. *miny = 0;
  609. framebuffer_update_display(surface, s->sysmem,
  610. addr, s->xres, s->yres,
  611. src_width, dest_width, s->dest_width,
  612. s->invalidated,
  613. fn, s->dma_ch[0].palette, miny, maxy);
  614. }
  615. static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s,
  616. hwaddr addr, int *miny, int *maxy)
  617. {
  618. DisplaySurface *surface = qemu_console_surface(s->con);
  619. int src_width, dest_width;
  620. drawfn fn = NULL;
  621. if (s->dest_width)
  622. fn = s->line_fn[s->transp][s->bpp];
  623. if (!fn)
  624. return;
  625. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  626. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  627. src_width *= 3;
  628. else if (s->bpp > pxa_lcdc_16bpp)
  629. src_width *= 4;
  630. else if (s->bpp > pxa_lcdc_8bpp)
  631. src_width *= 2;
  632. dest_width = s->yres * s->dest_width;
  633. *miny = 0;
  634. framebuffer_update_display(surface, s->sysmem,
  635. addr, s->xres, s->yres,
  636. src_width, s->dest_width, -dest_width,
  637. s->invalidated,
  638. fn, s->dma_ch[0].palette,
  639. miny, maxy);
  640. }
  641. static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s,
  642. hwaddr addr, int *miny, int *maxy)
  643. {
  644. DisplaySurface *surface = qemu_console_surface(s->con);
  645. int src_width, dest_width;
  646. drawfn fn = NULL;
  647. if (s->dest_width) {
  648. fn = s->line_fn[s->transp][s->bpp];
  649. }
  650. if (!fn) {
  651. return;
  652. }
  653. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  654. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  655. src_width *= 3;
  656. } else if (s->bpp > pxa_lcdc_16bpp) {
  657. src_width *= 4;
  658. } else if (s->bpp > pxa_lcdc_8bpp) {
  659. src_width *= 2;
  660. }
  661. dest_width = s->xres * s->dest_width;
  662. *miny = 0;
  663. framebuffer_update_display(surface, s->sysmem,
  664. addr, s->xres, s->yres,
  665. src_width, -dest_width, -s->dest_width,
  666. s->invalidated,
  667. fn, s->dma_ch[0].palette, miny, maxy);
  668. }
  669. static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s,
  670. hwaddr addr, int *miny, int *maxy)
  671. {
  672. DisplaySurface *surface = qemu_console_surface(s->con);
  673. int src_width, dest_width;
  674. drawfn fn = NULL;
  675. if (s->dest_width) {
  676. fn = s->line_fn[s->transp][s->bpp];
  677. }
  678. if (!fn) {
  679. return;
  680. }
  681. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  682. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  683. src_width *= 3;
  684. } else if (s->bpp > pxa_lcdc_16bpp) {
  685. src_width *= 4;
  686. } else if (s->bpp > pxa_lcdc_8bpp) {
  687. src_width *= 2;
  688. }
  689. dest_width = s->yres * s->dest_width;
  690. *miny = 0;
  691. framebuffer_update_display(surface, s->sysmem,
  692. addr, s->xres, s->yres,
  693. src_width, -s->dest_width, dest_width,
  694. s->invalidated,
  695. fn, s->dma_ch[0].palette,
  696. miny, maxy);
  697. }
  698. static void pxa2xx_lcdc_resize(PXA2xxLCDState *s)
  699. {
  700. int width, height;
  701. if (!(s->control[0] & LCCR0_ENB))
  702. return;
  703. width = LCCR1_PPL(s->control[1]) + 1;
  704. height = LCCR2_LPP(s->control[2]) + 1;
  705. if (width != s->xres || height != s->yres) {
  706. if (s->orientation == 90 || s->orientation == 270) {
  707. qemu_console_resize(s->con, height, width);
  708. } else {
  709. qemu_console_resize(s->con, width, height);
  710. }
  711. s->invalidated = 1;
  712. s->xres = width;
  713. s->yres = height;
  714. }
  715. }
  716. static void pxa2xx_update_display(void *opaque)
  717. {
  718. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  719. hwaddr fbptr;
  720. int miny, maxy;
  721. int ch;
  722. if (!(s->control[0] & LCCR0_ENB))
  723. return;
  724. pxa2xx_descriptor_load(s);
  725. pxa2xx_lcdc_resize(s);
  726. miny = s->yres;
  727. maxy = 0;
  728. s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
  729. /* Note: With overlay planes the order depends on LCCR0 bit 25. */
  730. for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
  731. if (s->dma_ch[ch].up) {
  732. if (!s->dma_ch[ch].source) {
  733. pxa2xx_dma_ber_set(s, ch);
  734. continue;
  735. }
  736. fbptr = s->dma_ch[ch].source;
  737. if (!((fbptr >= PXA2XX_SDRAM_BASE &&
  738. fbptr <= PXA2XX_SDRAM_BASE + ram_size) ||
  739. (fbptr >= PXA2XX_INTERNAL_BASE &&
  740. fbptr <= PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  741. pxa2xx_dma_ber_set(s, ch);
  742. continue;
  743. }
  744. if (s->dma_ch[ch].command & LDCMD_PAL) {
  745. cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer,
  746. MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
  747. sizeof(s->dma_ch[ch].pbuffer)));
  748. pxa2xx_palette_parse(s, ch, s->bpp);
  749. } else {
  750. /* Do we need to reparse palette */
  751. if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
  752. pxa2xx_palette_parse(s, ch, s->bpp);
  753. /* ACK frame start */
  754. pxa2xx_dma_sof_set(s, ch);
  755. s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy);
  756. s->invalidated = 0;
  757. /* ACK frame completed */
  758. pxa2xx_dma_eof_set(s, ch);
  759. }
  760. }
  761. if (s->control[0] & LCCR0_DIS) {
  762. /* ACK last frame completed */
  763. s->control[0] &= ~LCCR0_ENB;
  764. s->status[0] |= LCSR0_LDD;
  765. }
  766. if (miny >= 0) {
  767. switch (s->orientation) {
  768. case 0:
  769. dpy_gfx_update(s->con, 0, miny, s->xres, maxy - miny + 1);
  770. break;
  771. case 90:
  772. dpy_gfx_update(s->con, miny, 0, maxy - miny + 1, s->xres);
  773. break;
  774. case 180:
  775. maxy = s->yres - maxy - 1;
  776. miny = s->yres - miny - 1;
  777. dpy_gfx_update(s->con, 0, maxy, s->xres, miny - maxy + 1);
  778. break;
  779. case 270:
  780. maxy = s->yres - maxy - 1;
  781. miny = s->yres - miny - 1;
  782. dpy_gfx_update(s->con, maxy, 0, miny - maxy + 1, s->xres);
  783. break;
  784. }
  785. }
  786. pxa2xx_lcdc_int_update(s);
  787. qemu_irq_raise(s->vsync_cb);
  788. }
  789. static void pxa2xx_invalidate_display(void *opaque)
  790. {
  791. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  792. s->invalidated = 1;
  793. }
  794. static void pxa2xx_lcdc_orientation(void *opaque, int angle)
  795. {
  796. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  797. switch (angle) {
  798. case 0:
  799. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0;
  800. break;
  801. case 90:
  802. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90;
  803. break;
  804. case 180:
  805. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180;
  806. break;
  807. case 270:
  808. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270;
  809. break;
  810. }
  811. s->orientation = angle;
  812. s->xres = s->yres = -1;
  813. pxa2xx_lcdc_resize(s);
  814. }
  815. static const VMStateDescription vmstate_dma_channel = {
  816. .name = "dma_channel",
  817. .version_id = 0,
  818. .minimum_version_id = 0,
  819. .minimum_version_id_old = 0,
  820. .fields = (VMStateField[]) {
  821. VMSTATE_UINT32(branch, struct DMAChannel),
  822. VMSTATE_UINT8(up, struct DMAChannel),
  823. VMSTATE_BUFFER(pbuffer, struct DMAChannel),
  824. VMSTATE_UINT32(descriptor, struct DMAChannel),
  825. VMSTATE_UINT32(source, struct DMAChannel),
  826. VMSTATE_UINT32(id, struct DMAChannel),
  827. VMSTATE_UINT32(command, struct DMAChannel),
  828. VMSTATE_END_OF_LIST()
  829. }
  830. };
  831. static int pxa2xx_lcdc_post_load(void *opaque, int version_id)
  832. {
  833. PXA2xxLCDState *s = opaque;
  834. s->bpp = LCCR3_BPP(s->control[3]);
  835. s->xres = s->yres = s->pal_for = -1;
  836. return 0;
  837. }
  838. static const VMStateDescription vmstate_pxa2xx_lcdc = {
  839. .name = "pxa2xx_lcdc",
  840. .version_id = 0,
  841. .minimum_version_id = 0,
  842. .minimum_version_id_old = 0,
  843. .post_load = pxa2xx_lcdc_post_load,
  844. .fields = (VMStateField[]) {
  845. VMSTATE_INT32(irqlevel, PXA2xxLCDState),
  846. VMSTATE_INT32(transp, PXA2xxLCDState),
  847. VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6),
  848. VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2),
  849. VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2),
  850. VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2),
  851. VMSTATE_UINT32(ccr, PXA2xxLCDState),
  852. VMSTATE_UINT32(cmdcr, PXA2xxLCDState),
  853. VMSTATE_UINT32(trgbr, PXA2xxLCDState),
  854. VMSTATE_UINT32(tcr, PXA2xxLCDState),
  855. VMSTATE_UINT32(liidr, PXA2xxLCDState),
  856. VMSTATE_UINT8(bscntr, PXA2xxLCDState),
  857. VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0,
  858. vmstate_dma_channel, struct DMAChannel),
  859. VMSTATE_END_OF_LIST()
  860. }
  861. };
  862. #define BITS 8
  863. #include "pxa2xx_template.h"
  864. #define BITS 15
  865. #include "pxa2xx_template.h"
  866. #define BITS 16
  867. #include "pxa2xx_template.h"
  868. #define BITS 24
  869. #include "pxa2xx_template.h"
  870. #define BITS 32
  871. #include "pxa2xx_template.h"
  872. static const GraphicHwOps pxa2xx_ops = {
  873. .invalidate = pxa2xx_invalidate_display,
  874. .gfx_update = pxa2xx_update_display,
  875. };
  876. PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem,
  877. hwaddr base, qemu_irq irq)
  878. {
  879. PXA2xxLCDState *s;
  880. DisplaySurface *surface;
  881. s = (PXA2xxLCDState *) g_malloc0(sizeof(PXA2xxLCDState));
  882. s->invalidated = 1;
  883. s->irq = irq;
  884. s->sysmem = sysmem;
  885. pxa2xx_lcdc_orientation(s, graphic_rotate);
  886. memory_region_init_io(&s->iomem, NULL, &pxa2xx_lcdc_ops, s,
  887. "pxa2xx-lcd-controller", 0x00100000);
  888. memory_region_add_subregion(sysmem, base, &s->iomem);
  889. s->con = graphic_console_init(NULL, 0, &pxa2xx_ops, s);
  890. surface = qemu_console_surface(s->con);
  891. switch (surface_bits_per_pixel(surface)) {
  892. case 0:
  893. s->dest_width = 0;
  894. break;
  895. case 8:
  896. s->line_fn[0] = pxa2xx_draw_fn_8;
  897. s->line_fn[1] = pxa2xx_draw_fn_8t;
  898. s->dest_width = 1;
  899. break;
  900. case 15:
  901. s->line_fn[0] = pxa2xx_draw_fn_15;
  902. s->line_fn[1] = pxa2xx_draw_fn_15t;
  903. s->dest_width = 2;
  904. break;
  905. case 16:
  906. s->line_fn[0] = pxa2xx_draw_fn_16;
  907. s->line_fn[1] = pxa2xx_draw_fn_16t;
  908. s->dest_width = 2;
  909. break;
  910. case 24:
  911. s->line_fn[0] = pxa2xx_draw_fn_24;
  912. s->line_fn[1] = pxa2xx_draw_fn_24t;
  913. s->dest_width = 3;
  914. break;
  915. case 32:
  916. s->line_fn[0] = pxa2xx_draw_fn_32;
  917. s->line_fn[1] = pxa2xx_draw_fn_32t;
  918. s->dest_width = 4;
  919. break;
  920. default:
  921. fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
  922. exit(1);
  923. }
  924. vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s);
  925. return s;
  926. }
  927. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler)
  928. {
  929. s->vsync_cb = handler;
  930. }