realview_mpcore.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * RealView ARM11MPCore internal peripheral emulation
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Copyright (c) 2013 SUSE LINUX Products GmbH
  6. * Written by Paul Brook and Andreas Färber
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw/cpu/arm11mpcore.h"
  11. #include "hw/intc/realview_gic.h"
  12. #define TYPE_REALVIEW_MPCORE_RIRQ "realview_mpcore"
  13. #define REALVIEW_MPCORE_RIRQ(obj) \
  14. OBJECT_CHECK(mpcore_rirq_state, (obj), TYPE_REALVIEW_MPCORE_RIRQ)
  15. /* Dummy PIC to route IRQ lines. The baseboard has 4 independent IRQ
  16. controllers. The output of these, plus some of the raw input lines
  17. are fed into a single SMP-aware interrupt controller on the CPU. */
  18. typedef struct {
  19. SysBusDevice parent_obj;
  20. qemu_irq cpuic[32];
  21. qemu_irq rvic[4][64];
  22. uint32_t num_cpu;
  23. ARM11MPCorePriveState priv;
  24. RealViewGICState gic[4];
  25. } mpcore_rirq_state;
  26. /* Map baseboard IRQs onto CPU IRQ lines. */
  27. static const int mpcore_irq_map[32] = {
  28. -1, -1, -1, -1, 1, 2, -1, -1,
  29. -1, -1, 6, -1, 4, 5, -1, -1,
  30. -1, 14, 15, 0, 7, 8, -1, -1,
  31. -1, -1, -1, -1, 9, 3, -1, -1,
  32. };
  33. static void mpcore_rirq_set_irq(void *opaque, int irq, int level)
  34. {
  35. mpcore_rirq_state *s = (mpcore_rirq_state *)opaque;
  36. int i;
  37. for (i = 0; i < 4; i++) {
  38. qemu_set_irq(s->rvic[i][irq], level);
  39. }
  40. if (irq < 32) {
  41. irq = mpcore_irq_map[irq];
  42. if (irq >= 0) {
  43. qemu_set_irq(s->cpuic[irq], level);
  44. }
  45. }
  46. }
  47. static void realview_mpcore_realize(DeviceState *dev, Error **errp)
  48. {
  49. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  50. mpcore_rirq_state *s = REALVIEW_MPCORE_RIRQ(dev);
  51. DeviceState *priv = DEVICE(&s->priv);
  52. DeviceState *gic;
  53. SysBusDevice *gicbusdev;
  54. Error *err = NULL;
  55. int n;
  56. int i;
  57. qdev_prop_set_uint32(priv, "num-cpu", s->num_cpu);
  58. object_property_set_bool(OBJECT(&s->priv), true, "realized", &err);
  59. if (err != NULL) {
  60. error_propagate(errp, err);
  61. return;
  62. }
  63. sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->priv));
  64. for (i = 0; i < 32; i++) {
  65. s->cpuic[i] = qdev_get_gpio_in(priv, i);
  66. }
  67. /* ??? IRQ routing is hardcoded to "normal" mode. */
  68. for (n = 0; n < 4; n++) {
  69. object_property_set_bool(OBJECT(&s->gic[n]), true, "realized", &err);
  70. if (err != NULL) {
  71. error_propagate(errp, err);
  72. return;
  73. }
  74. gic = DEVICE(&s->gic[n]);
  75. gicbusdev = SYS_BUS_DEVICE(&s->gic[n]);
  76. sysbus_mmio_map(gicbusdev, 0, 0x10040000 + n * 0x10000);
  77. sysbus_connect_irq(gicbusdev, 0, s->cpuic[10 + n]);
  78. for (i = 0; i < 64; i++) {
  79. s->rvic[n][i] = qdev_get_gpio_in(gic, i);
  80. }
  81. }
  82. qdev_init_gpio_in(dev, mpcore_rirq_set_irq, 64);
  83. }
  84. static void mpcore_rirq_init(Object *obj)
  85. {
  86. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  87. mpcore_rirq_state *s = REALVIEW_MPCORE_RIRQ(obj);
  88. SysBusDevice *privbusdev;
  89. int i;
  90. object_initialize(&s->priv, sizeof(s->priv), TYPE_ARM11MPCORE_PRIV);
  91. qdev_set_parent_bus(DEVICE(&s->priv), sysbus_get_default());
  92. privbusdev = SYS_BUS_DEVICE(&s->priv);
  93. sysbus_init_mmio(sbd, sysbus_mmio_get_region(privbusdev, 0));
  94. for (i = 0; i < 4; i++) {
  95. object_initialize(&s->gic[i], sizeof(s->gic[i]), TYPE_REALVIEW_GIC);
  96. qdev_set_parent_bus(DEVICE(&s->gic[i]), sysbus_get_default());
  97. }
  98. }
  99. static Property mpcore_rirq_properties[] = {
  100. DEFINE_PROP_UINT32("num-cpu", mpcore_rirq_state, num_cpu, 1),
  101. DEFINE_PROP_END_OF_LIST(),
  102. };
  103. static void mpcore_rirq_class_init(ObjectClass *klass, void *data)
  104. {
  105. DeviceClass *dc = DEVICE_CLASS(klass);
  106. dc->realize = realview_mpcore_realize;
  107. dc->props = mpcore_rirq_properties;
  108. }
  109. static const TypeInfo mpcore_rirq_info = {
  110. .name = TYPE_REALVIEW_MPCORE_RIRQ,
  111. .parent = TYPE_SYS_BUS_DEVICE,
  112. .instance_size = sizeof(mpcore_rirq_state),
  113. .instance_init = mpcore_rirq_init,
  114. .class_init = mpcore_rirq_class_init,
  115. };
  116. static void realview_mpcore_register_types(void)
  117. {
  118. type_register_static(&mpcore_rirq_info);
  119. }
  120. type_init(realview_mpcore_register_types)