arm11mpcore.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * ARM11MPCore internal peripheral emulation.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "hw/cpu/arm11mpcore.h"
  10. #include "hw/intc/realview_gic.h"
  11. static void mpcore_priv_set_irq(void *opaque, int irq, int level)
  12. {
  13. ARM11MPCorePriveState *s = (ARM11MPCorePriveState *)opaque;
  14. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  15. }
  16. static void mpcore_priv_map_setup(ARM11MPCorePriveState *s)
  17. {
  18. int i;
  19. SysBusDevice *scubusdev = SYS_BUS_DEVICE(&s->scu);
  20. DeviceState *gicdev = DEVICE(&s->gic);
  21. SysBusDevice *gicbusdev = SYS_BUS_DEVICE(&s->gic);
  22. SysBusDevice *timerbusdev = SYS_BUS_DEVICE(&s->mptimer);
  23. SysBusDevice *wdtbusdev = SYS_BUS_DEVICE(&s->wdtimer);
  24. memory_region_add_subregion(&s->container, 0,
  25. sysbus_mmio_get_region(scubusdev, 0));
  26. /* GIC CPU interfaces: "current CPU" at 0x100, then specific CPUs
  27. * at 0x200, 0x300...
  28. */
  29. for (i = 0; i < (s->num_cpu + 1); i++) {
  30. hwaddr offset = 0x100 + (i * 0x100);
  31. memory_region_add_subregion(&s->container, offset,
  32. sysbus_mmio_get_region(gicbusdev, i + 1));
  33. }
  34. /* Add the regions for timer and watchdog for "current CPU" and
  35. * for each specific CPU.
  36. */
  37. for (i = 0; i < (s->num_cpu + 1); i++) {
  38. /* Timers at 0x600, 0x700, ...; watchdogs at 0x620, 0x720, ... */
  39. hwaddr offset = 0x600 + i * 0x100;
  40. memory_region_add_subregion(&s->container, offset,
  41. sysbus_mmio_get_region(timerbusdev, i));
  42. memory_region_add_subregion(&s->container, offset + 0x20,
  43. sysbus_mmio_get_region(wdtbusdev, i));
  44. }
  45. memory_region_add_subregion(&s->container, 0x1000,
  46. sysbus_mmio_get_region(gicbusdev, 0));
  47. /* Wire up the interrupt from each watchdog and timer.
  48. * For each core the timer is PPI 29 and the watchdog PPI 30.
  49. */
  50. for (i = 0; i < s->num_cpu; i++) {
  51. int ppibase = (s->num_irq - 32) + i * 32;
  52. sysbus_connect_irq(timerbusdev, i,
  53. qdev_get_gpio_in(gicdev, ppibase + 29));
  54. sysbus_connect_irq(wdtbusdev, i,
  55. qdev_get_gpio_in(gicdev, ppibase + 30));
  56. }
  57. }
  58. static void mpcore_priv_realize(DeviceState *dev, Error **errp)
  59. {
  60. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  61. ARM11MPCorePriveState *s = ARM11MPCORE_PRIV(dev);
  62. DeviceState *scudev = DEVICE(&s->scu);
  63. DeviceState *gicdev = DEVICE(&s->gic);
  64. DeviceState *mptimerdev = DEVICE(&s->mptimer);
  65. DeviceState *wdtimerdev = DEVICE(&s->wdtimer);
  66. Error *err = NULL;
  67. qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu);
  68. object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
  69. if (err != NULL) {
  70. error_propagate(errp, err);
  71. return;
  72. }
  73. qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
  74. qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
  75. object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
  76. if (err != NULL) {
  77. error_propagate(errp, err);
  78. return;
  79. }
  80. /* Pass through outbound IRQ lines from the GIC */
  81. sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->gic));
  82. /* Pass through inbound GPIO lines to the GIC */
  83. qdev_init_gpio_in(dev, mpcore_priv_set_irq, s->num_irq - 32);
  84. qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu);
  85. object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err);
  86. if (err != NULL) {
  87. error_propagate(errp, err);
  88. return;
  89. }
  90. qdev_prop_set_uint32(wdtimerdev, "num-cpu", s->num_cpu);
  91. object_property_set_bool(OBJECT(&s->wdtimer), true, "realized", &err);
  92. if (err != NULL) {
  93. error_propagate(errp, err);
  94. return;
  95. }
  96. mpcore_priv_map_setup(s);
  97. }
  98. static void mpcore_priv_initfn(Object *obj)
  99. {
  100. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  101. ARM11MPCorePriveState *s = ARM11MPCORE_PRIV(obj);
  102. memory_region_init(&s->container, OBJECT(s),
  103. "mpcore-priv-container", 0x2000);
  104. sysbus_init_mmio(sbd, &s->container);
  105. object_initialize(&s->scu, sizeof(s->scu), TYPE_ARM11_SCU);
  106. qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
  107. object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
  108. qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
  109. /* Request the legacy 11MPCore GIC behaviour: */
  110. qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 0);
  111. object_initialize(&s->mptimer, sizeof(s->mptimer), TYPE_ARM_MPTIMER);
  112. qdev_set_parent_bus(DEVICE(&s->mptimer), sysbus_get_default());
  113. object_initialize(&s->wdtimer, sizeof(s->wdtimer), TYPE_ARM_MPTIMER);
  114. qdev_set_parent_bus(DEVICE(&s->wdtimer), sysbus_get_default());
  115. }
  116. static Property mpcore_priv_properties[] = {
  117. DEFINE_PROP_UINT32("num-cpu", ARM11MPCorePriveState, num_cpu, 1),
  118. /* The ARM11 MPCORE TRM says the on-chip controller may have
  119. * anything from 0 to 224 external interrupt IRQ lines (with another
  120. * 32 internal). We default to 32+32, which is the number provided by
  121. * the ARM11 MPCore test chip in the Realview Versatile Express
  122. * coretile. Other boards may differ and should set this property
  123. * appropriately. Some Linux kernels may not boot if the hardware
  124. * has more IRQ lines than the kernel expects.
  125. */
  126. DEFINE_PROP_UINT32("num-irq", ARM11MPCorePriveState, num_irq, 64),
  127. DEFINE_PROP_END_OF_LIST(),
  128. };
  129. static void mpcore_priv_class_init(ObjectClass *klass, void *data)
  130. {
  131. DeviceClass *dc = DEVICE_CLASS(klass);
  132. dc->realize = mpcore_priv_realize;
  133. dc->props = mpcore_priv_properties;
  134. }
  135. static const TypeInfo mpcore_priv_info = {
  136. .name = TYPE_ARM11MPCORE_PRIV,
  137. .parent = TYPE_SYS_BUS_DEVICE,
  138. .instance_size = sizeof(ARM11MPCorePriveState),
  139. .instance_init = mpcore_priv_initfn,
  140. .class_init = mpcore_priv_class_init,
  141. };
  142. static void arm11mpcore_register_types(void)
  143. {
  144. type_register_static(&mpcore_priv_info);
  145. }
  146. type_init(arm11mpcore_register_types)