2
0

a9mpcore.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * Cortex-A9MPCore internal peripheral emulation.
  3. *
  4. * Copyright (c) 2009 CodeSourcery.
  5. * Copyright (c) 2011 Linaro Limited.
  6. * Written by Paul Brook, Peter Maydell.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw/cpu/a9mpcore.h"
  11. static void a9mp_priv_set_irq(void *opaque, int irq, int level)
  12. {
  13. A9MPPrivState *s = (A9MPPrivState *)opaque;
  14. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  15. }
  16. static void a9mp_priv_initfn(Object *obj)
  17. {
  18. A9MPPrivState *s = A9MPCORE_PRIV(obj);
  19. memory_region_init(&s->container, obj, "a9mp-priv-container", 0x2000);
  20. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->container);
  21. object_initialize(&s->scu, sizeof(s->scu), TYPE_A9_SCU);
  22. qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
  23. object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
  24. qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
  25. object_initialize(&s->gtimer, sizeof(s->gtimer), TYPE_A9_GTIMER);
  26. qdev_set_parent_bus(DEVICE(&s->gtimer), sysbus_get_default());
  27. object_initialize(&s->mptimer, sizeof(s->mptimer), TYPE_ARM_MPTIMER);
  28. qdev_set_parent_bus(DEVICE(&s->mptimer), sysbus_get_default());
  29. object_initialize(&s->wdt, sizeof(s->wdt), TYPE_ARM_MPTIMER);
  30. qdev_set_parent_bus(DEVICE(&s->wdt), sysbus_get_default());
  31. }
  32. static void a9mp_priv_realize(DeviceState *dev, Error **errp)
  33. {
  34. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  35. A9MPPrivState *s = A9MPCORE_PRIV(dev);
  36. DeviceState *scudev, *gicdev, *gtimerdev, *mptimerdev, *wdtdev;
  37. SysBusDevice *scubusdev, *gicbusdev, *gtimerbusdev, *mptimerbusdev,
  38. *wdtbusdev;
  39. Error *err = NULL;
  40. int i;
  41. scudev = DEVICE(&s->scu);
  42. qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu);
  43. object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
  44. if (err != NULL) {
  45. error_propagate(errp, err);
  46. return;
  47. }
  48. scubusdev = SYS_BUS_DEVICE(&s->scu);
  49. gicdev = DEVICE(&s->gic);
  50. qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
  51. qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
  52. object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
  53. if (err != NULL) {
  54. error_propagate(errp, err);
  55. return;
  56. }
  57. gicbusdev = SYS_BUS_DEVICE(&s->gic);
  58. /* Pass through outbound IRQ lines from the GIC */
  59. sysbus_pass_irq(sbd, gicbusdev);
  60. /* Pass through inbound GPIO lines to the GIC */
  61. qdev_init_gpio_in(dev, a9mp_priv_set_irq, s->num_irq - 32);
  62. gtimerdev = DEVICE(&s->gtimer);
  63. qdev_prop_set_uint32(gtimerdev, "num-cpu", s->num_cpu);
  64. object_property_set_bool(OBJECT(&s->gtimer), true, "realized", &err);
  65. if (err != NULL) {
  66. error_propagate(errp, err);
  67. return;
  68. }
  69. gtimerbusdev = SYS_BUS_DEVICE(&s->gtimer);
  70. mptimerdev = DEVICE(&s->mptimer);
  71. qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu);
  72. object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err);
  73. if (err != NULL) {
  74. error_propagate(errp, err);
  75. return;
  76. }
  77. mptimerbusdev = SYS_BUS_DEVICE(&s->mptimer);
  78. wdtdev = DEVICE(&s->wdt);
  79. qdev_prop_set_uint32(wdtdev, "num-cpu", s->num_cpu);
  80. object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err);
  81. if (err != NULL) {
  82. error_propagate(errp, err);
  83. return;
  84. }
  85. wdtbusdev = SYS_BUS_DEVICE(&s->wdt);
  86. /* Memory map (addresses are offsets from PERIPHBASE):
  87. * 0x0000-0x00ff -- Snoop Control Unit
  88. * 0x0100-0x01ff -- GIC CPU interface
  89. * 0x0200-0x02ff -- Global Timer
  90. * 0x0300-0x05ff -- nothing
  91. * 0x0600-0x06ff -- private timers and watchdogs
  92. * 0x0700-0x0fff -- nothing
  93. * 0x1000-0x1fff -- GIC Distributor
  94. */
  95. memory_region_add_subregion(&s->container, 0,
  96. sysbus_mmio_get_region(scubusdev, 0));
  97. /* GIC CPU interface */
  98. memory_region_add_subregion(&s->container, 0x100,
  99. sysbus_mmio_get_region(gicbusdev, 1));
  100. memory_region_add_subregion(&s->container, 0x200,
  101. sysbus_mmio_get_region(gtimerbusdev, 0));
  102. /* Note that the A9 exposes only the "timer/watchdog for this core"
  103. * memory region, not the "timer/watchdog for core X" ones 11MPcore has.
  104. */
  105. memory_region_add_subregion(&s->container, 0x600,
  106. sysbus_mmio_get_region(mptimerbusdev, 0));
  107. memory_region_add_subregion(&s->container, 0x620,
  108. sysbus_mmio_get_region(wdtbusdev, 0));
  109. memory_region_add_subregion(&s->container, 0x1000,
  110. sysbus_mmio_get_region(gicbusdev, 0));
  111. /* Wire up the interrupt from each watchdog and timer.
  112. * For each core the global timer is PPI 27, the private
  113. * timer is PPI 29 and the watchdog PPI 30.
  114. */
  115. for (i = 0; i < s->num_cpu; i++) {
  116. int ppibase = (s->num_irq - 32) + i * 32;
  117. sysbus_connect_irq(gtimerbusdev, i,
  118. qdev_get_gpio_in(gicdev, ppibase + 27));
  119. sysbus_connect_irq(mptimerbusdev, i,
  120. qdev_get_gpio_in(gicdev, ppibase + 29));
  121. sysbus_connect_irq(wdtbusdev, i,
  122. qdev_get_gpio_in(gicdev, ppibase + 30));
  123. }
  124. }
  125. static Property a9mp_priv_properties[] = {
  126. DEFINE_PROP_UINT32("num-cpu", A9MPPrivState, num_cpu, 1),
  127. /* The Cortex-A9MP may have anything from 0 to 224 external interrupt
  128. * IRQ lines (with another 32 internal). We default to 64+32, which
  129. * is the number provided by the Cortex-A9MP test chip in the
  130. * Realview PBX-A9 and Versatile Express A9 development boards.
  131. * Other boards may differ and should set this property appropriately.
  132. */
  133. DEFINE_PROP_UINT32("num-irq", A9MPPrivState, num_irq, 96),
  134. DEFINE_PROP_END_OF_LIST(),
  135. };
  136. static void a9mp_priv_class_init(ObjectClass *klass, void *data)
  137. {
  138. DeviceClass *dc = DEVICE_CLASS(klass);
  139. dc->realize = a9mp_priv_realize;
  140. dc->props = a9mp_priv_properties;
  141. }
  142. static const TypeInfo a9mp_priv_info = {
  143. .name = TYPE_A9MPCORE_PRIV,
  144. .parent = TYPE_SYS_BUS_DEVICE,
  145. .instance_size = sizeof(A9MPPrivState),
  146. .instance_init = a9mp_priv_initfn,
  147. .class_init = a9mp_priv_class_init,
  148. };
  149. static void a9mp_register_types(void)
  150. {
  151. type_register_static(&a9mp_priv_info);
  152. }
  153. type_init(a9mp_register_types)