a15mpcore.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * Cortex-A15MPCore internal peripheral emulation.
  3. *
  4. * Copyright (c) 2012 Linaro Limited.
  5. * Written by Peter Maydell.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw/cpu/a15mpcore.h"
  21. #include "sysemu/kvm.h"
  22. static void a15mp_priv_set_irq(void *opaque, int irq, int level)
  23. {
  24. A15MPPrivState *s = (A15MPPrivState *)opaque;
  25. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  26. }
  27. static void a15mp_priv_initfn(Object *obj)
  28. {
  29. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  30. A15MPPrivState *s = A15MPCORE_PRIV(obj);
  31. DeviceState *gicdev;
  32. const char *gictype = "arm_gic";
  33. if (kvm_irqchip_in_kernel()) {
  34. gictype = "kvm-arm-gic";
  35. }
  36. memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000);
  37. sysbus_init_mmio(sbd, &s->container);
  38. object_initialize(&s->gic, sizeof(s->gic), gictype);
  39. gicdev = DEVICE(&s->gic);
  40. qdev_set_parent_bus(gicdev, sysbus_get_default());
  41. qdev_prop_set_uint32(gicdev, "revision", 2);
  42. }
  43. static void a15mp_priv_realize(DeviceState *dev, Error **errp)
  44. {
  45. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  46. A15MPPrivState *s = A15MPCORE_PRIV(dev);
  47. DeviceState *gicdev;
  48. SysBusDevice *busdev;
  49. int i;
  50. Error *err = NULL;
  51. gicdev = DEVICE(&s->gic);
  52. qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
  53. qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
  54. object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
  55. if (err != NULL) {
  56. error_propagate(errp, err);
  57. return;
  58. }
  59. busdev = SYS_BUS_DEVICE(&s->gic);
  60. /* Pass through outbound IRQ lines from the GIC */
  61. sysbus_pass_irq(sbd, busdev);
  62. /* Pass through inbound GPIO lines to the GIC */
  63. qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32);
  64. /* Wire the outputs from each CPU's generic timer to the
  65. * appropriate GIC PPI inputs
  66. */
  67. for (i = 0; i < s->num_cpu; i++) {
  68. DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
  69. int ppibase = s->num_irq - 32 + i * 32;
  70. /* physical timer; we wire it up to the non-secure timer's ID,
  71. * since a real A15 always has TrustZone but QEMU doesn't.
  72. */
  73. qdev_connect_gpio_out(cpudev, 0,
  74. qdev_get_gpio_in(gicdev, ppibase + 30));
  75. /* virtual timer */
  76. qdev_connect_gpio_out(cpudev, 1,
  77. qdev_get_gpio_in(gicdev, ppibase + 27));
  78. }
  79. /* Memory map (addresses are offsets from PERIPHBASE):
  80. * 0x0000-0x0fff -- reserved
  81. * 0x1000-0x1fff -- GIC Distributor
  82. * 0x2000-0x2fff -- GIC CPU interface
  83. * 0x4000-0x4fff -- GIC virtual interface control (not modelled)
  84. * 0x5000-0x5fff -- GIC virtual interface control (not modelled)
  85. * 0x6000-0x7fff -- GIC virtual CPU interface (not modelled)
  86. */
  87. memory_region_add_subregion(&s->container, 0x1000,
  88. sysbus_mmio_get_region(busdev, 0));
  89. memory_region_add_subregion(&s->container, 0x2000,
  90. sysbus_mmio_get_region(busdev, 1));
  91. }
  92. static Property a15mp_priv_properties[] = {
  93. DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
  94. /* The Cortex-A15MP may have anything from 0 to 224 external interrupt
  95. * IRQ lines (with another 32 internal). We default to 128+32, which
  96. * is the number provided by the Cortex-A15MP test chip in the
  97. * Versatile Express A15 development board.
  98. * Other boards may differ and should set this property appropriately.
  99. */
  100. DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
  101. DEFINE_PROP_END_OF_LIST(),
  102. };
  103. static void a15mp_priv_class_init(ObjectClass *klass, void *data)
  104. {
  105. DeviceClass *dc = DEVICE_CLASS(klass);
  106. dc->realize = a15mp_priv_realize;
  107. dc->props = a15mp_priv_properties;
  108. /* We currently have no savable state */
  109. }
  110. static const TypeInfo a15mp_priv_info = {
  111. .name = TYPE_A15MPCORE_PRIV,
  112. .parent = TYPE_SYS_BUS_DEVICE,
  113. .instance_size = sizeof(A15MPPrivState),
  114. .instance_init = a15mp_priv_initfn,
  115. .class_init = a15mp_priv_class_init,
  116. };
  117. static void a15mp_register_types(void)
  118. {
  119. type_register_static(&a15mp_priv_info);
  120. }
  121. type_init(a15mp_register_types)