zynq_slcr.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * Status and system control registers for Xilinx Zynq Platform
  3. *
  4. * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
  5. * Copyright (c) 2012 PetaLogix Pty Ltd.
  6. * Based on hw/arm_sysctl.c, written by Paul Brook
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. *
  13. * You should have received a copy of the GNU General Public License along
  14. * with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include "hw.h"
  17. #include "qemu/timer.h"
  18. #include "sysbus.h"
  19. #include "sysemu/sysemu.h"
  20. #ifdef ZYNQ_ARM_SLCR_ERR_DEBUG
  21. #define DB_PRINT(...) do { \
  22. fprintf(stderr, ": %s: ", __func__); \
  23. fprintf(stderr, ## __VA_ARGS__); \
  24. } while (0);
  25. #else
  26. #define DB_PRINT(...)
  27. #endif
  28. #define XILINX_LOCK_KEY 0x767b
  29. #define XILINX_UNLOCK_KEY 0xdf0d
  30. typedef enum {
  31. ARM_PLL_CTRL,
  32. DDR_PLL_CTRL,
  33. IO_PLL_CTRL,
  34. PLL_STATUS,
  35. ARM_PPL_CFG,
  36. DDR_PLL_CFG,
  37. IO_PLL_CFG,
  38. PLL_BG_CTRL,
  39. PLL_MAX
  40. } PLLValues;
  41. typedef enum {
  42. ARM_CLK_CTRL,
  43. DDR_CLK_CTRL,
  44. DCI_CLK_CTRL,
  45. APER_CLK_CTRL,
  46. USB0_CLK_CTRL,
  47. USB1_CLK_CTRL,
  48. GEM0_RCLK_CTRL,
  49. GEM1_RCLK_CTRL,
  50. GEM0_CLK_CTRL,
  51. GEM1_CLK_CTRL,
  52. SMC_CLK_CTRL,
  53. LQSPI_CLK_CTRL,
  54. SDIO_CLK_CTRL,
  55. UART_CLK_CTRL,
  56. SPI_CLK_CTRL,
  57. CAN_CLK_CTRL,
  58. CAN_MIOCLK_CTRL,
  59. DBG_CLK_CTRL,
  60. PCAP_CLK_CTRL,
  61. TOPSW_CLK_CTRL,
  62. CLK_MAX
  63. } ClkValues;
  64. typedef enum {
  65. CLK_CTRL,
  66. THR_CTRL,
  67. THR_CNT,
  68. THR_STA,
  69. FPGA_MAX
  70. } FPGAValues;
  71. typedef enum {
  72. SYNC_CTRL,
  73. SYNC_STATUS,
  74. BANDGAP_TRIP,
  75. CC_TEST,
  76. PLL_PREDIVISOR,
  77. CLK_621_TRUE,
  78. PICTURE_DBG,
  79. PICTURE_DBG_UCNT,
  80. PICTURE_DBG_LCNT,
  81. MISC_MAX
  82. } MiscValues;
  83. typedef enum {
  84. PSS,
  85. DDDR,
  86. DMAC = 3,
  87. USB,
  88. GEM,
  89. SDIO,
  90. SPI,
  91. CAN,
  92. I2C,
  93. UART,
  94. GPIO,
  95. LQSPI,
  96. SMC,
  97. OCM,
  98. DEVCI,
  99. FPGA,
  100. A9_CPU,
  101. RS_AWDT,
  102. RST_REASON,
  103. RST_REASON_CLR,
  104. REBOOT_STATUS,
  105. BOOT_MODE,
  106. RESET_MAX
  107. } ResetValues;
  108. typedef struct {
  109. SysBusDevice busdev;
  110. MemoryRegion iomem;
  111. union {
  112. struct {
  113. uint16_t scl;
  114. uint16_t lockval;
  115. uint32_t pll[PLL_MAX]; /* 0x100 - 0x11C */
  116. uint32_t clk[CLK_MAX]; /* 0x120 - 0x16C */
  117. uint32_t fpga[4][FPGA_MAX]; /* 0x170 - 0x1AC */
  118. uint32_t misc[MISC_MAX]; /* 0x1B0 - 0x1D8 */
  119. uint32_t reset[RESET_MAX]; /* 0x200 - 0x25C */
  120. uint32_t apu_ctrl; /* 0x300 */
  121. uint32_t wdt_clk_sel; /* 0x304 */
  122. uint32_t tz_ocm[3]; /* 0x400 - 0x408 */
  123. uint32_t tz_ddr; /* 0x430 */
  124. uint32_t tz_dma[3]; /* 0x440 - 0x448 */
  125. uint32_t tz_misc[3]; /* 0x450 - 0x458 */
  126. uint32_t tz_fpga[2]; /* 0x484 - 0x488 */
  127. uint32_t dbg_ctrl; /* 0x500 */
  128. uint32_t pss_idcode; /* 0x530 */
  129. uint32_t ddr[8]; /* 0x600 - 0x620 - 0x604-missing */
  130. uint32_t mio[54]; /* 0x700 - 0x7D4 */
  131. uint32_t mio_func[4]; /* 0x800 - 0x810 */
  132. uint32_t sd[2]; /* 0x830 - 0x834 */
  133. uint32_t lvl_shftr_en; /* 0x900 */
  134. uint32_t ocm_cfg; /* 0x910 */
  135. uint32_t cpu_ram[8]; /* 0xA00 - 0xA1C */
  136. uint32_t iou[7]; /* 0xA30 - 0xA48 */
  137. uint32_t dmac_ram; /* 0xA50 */
  138. uint32_t afi[4][3]; /* 0xA60 - 0xA8C */
  139. uint32_t ocm[3]; /* 0xA90 - 0xA98 */
  140. uint32_t devci_ram; /* 0xAA0 */
  141. uint32_t csg_ram; /* 0xAB0 */
  142. uint32_t gpiob[12]; /* 0xB00 - 0xB2C */
  143. uint32_t ddriob[14]; /* 0xB40 - 0xB74 */
  144. };
  145. uint8_t data[0x1000];
  146. };
  147. } ZynqSLCRState;
  148. static void zynq_slcr_reset(DeviceState *d)
  149. {
  150. int i;
  151. ZynqSLCRState *s =
  152. FROM_SYSBUS(ZynqSLCRState, SYS_BUS_DEVICE(d));
  153. DB_PRINT("RESET\n");
  154. s->lockval = 1;
  155. /* 0x100 - 0x11C */
  156. s->pll[ARM_PLL_CTRL] = 0x0001A008;
  157. s->pll[DDR_PLL_CTRL] = 0x0001A008;
  158. s->pll[IO_PLL_CTRL] = 0x0001A008;
  159. s->pll[PLL_STATUS] = 0x0000003F;
  160. s->pll[ARM_PPL_CFG] = 0x00014000;
  161. s->pll[DDR_PLL_CFG] = 0x00014000;
  162. s->pll[IO_PLL_CFG] = 0x00014000;
  163. /* 0x120 - 0x16C */
  164. s->clk[ARM_CLK_CTRL] = 0x1F000400;
  165. s->clk[DDR_CLK_CTRL] = 0x18400003;
  166. s->clk[DCI_CLK_CTRL] = 0x01E03201;
  167. s->clk[APER_CLK_CTRL] = 0x01FFCCCD;
  168. s->clk[USB0_CLK_CTRL] = s->clk[USB1_CLK_CTRL] = 0x00101941;
  169. s->clk[GEM0_RCLK_CTRL] = s->clk[GEM1_RCLK_CTRL] = 0x00000001;
  170. s->clk[GEM0_CLK_CTRL] = s->clk[GEM1_CLK_CTRL] = 0x00003C01;
  171. s->clk[SMC_CLK_CTRL] = 0x00003C01;
  172. s->clk[LQSPI_CLK_CTRL] = 0x00002821;
  173. s->clk[SDIO_CLK_CTRL] = 0x00001E03;
  174. s->clk[UART_CLK_CTRL] = 0x00003F03;
  175. s->clk[SPI_CLK_CTRL] = 0x00003F03;
  176. s->clk[CAN_CLK_CTRL] = 0x00501903;
  177. s->clk[DBG_CLK_CTRL] = 0x00000F03;
  178. s->clk[PCAP_CLK_CTRL] = 0x00000F01;
  179. /* 0x170 - 0x1AC */
  180. s->fpga[0][CLK_CTRL] = s->fpga[1][CLK_CTRL] = s->fpga[2][CLK_CTRL] =
  181. s->fpga[3][CLK_CTRL] = 0x00101800;
  182. s->fpga[0][THR_STA] = s->fpga[1][THR_STA] = s->fpga[2][THR_STA] =
  183. s->fpga[3][THR_STA] = 0x00010000;
  184. /* 0x1B0 - 0x1D8 */
  185. s->misc[BANDGAP_TRIP] = 0x0000001F;
  186. s->misc[PLL_PREDIVISOR] = 0x00000001;
  187. s->misc[CLK_621_TRUE] = 0x00000001;
  188. /* 0x200 - 0x25C */
  189. s->reset[FPGA] = 0x01F33F0F;
  190. s->reset[RST_REASON] = 0x00000040;
  191. /* 0x700 - 0x7D4 */
  192. for (i = 0; i < 54; i++) {
  193. s->mio[i] = 0x00001601;
  194. }
  195. for (i = 2; i <= 8; i++) {
  196. s->mio[i] = 0x00000601;
  197. }
  198. /* MIO_MST_TRI0, MIO_MST_TRI1 */
  199. s->mio_func[2] = s->mio_func[3] = 0xFFFFFFFF;
  200. s->cpu_ram[0] = s->cpu_ram[1] = s->cpu_ram[3] =
  201. s->cpu_ram[4] = s->cpu_ram[7] = 0x00010101;
  202. s->cpu_ram[2] = s->cpu_ram[5] = 0x01010101;
  203. s->cpu_ram[6] = 0x00000001;
  204. s->iou[0] = s->iou[1] = s->iou[2] = s->iou[3] = 0x09090909;
  205. s->iou[4] = s->iou[5] = 0x00090909;
  206. s->iou[6] = 0x00000909;
  207. s->dmac_ram = 0x00000009;
  208. s->afi[0][0] = s->afi[0][1] = 0x09090909;
  209. s->afi[1][0] = s->afi[1][1] = 0x09090909;
  210. s->afi[2][0] = s->afi[2][1] = 0x09090909;
  211. s->afi[3][0] = s->afi[3][1] = 0x09090909;
  212. s->afi[0][2] = s->afi[1][2] = s->afi[2][2] = s->afi[3][2] = 0x00000909;
  213. s->ocm[0] = 0x01010101;
  214. s->ocm[1] = s->ocm[2] = 0x09090909;
  215. s->devci_ram = 0x00000909;
  216. s->csg_ram = 0x00000001;
  217. s->ddriob[0] = s->ddriob[1] = s->ddriob[2] = s->ddriob[3] = 0x00000e00;
  218. s->ddriob[4] = s->ddriob[5] = s->ddriob[6] = 0x00000e00;
  219. s->ddriob[12] = 0x00000021;
  220. }
  221. static inline uint32_t zynq_slcr_read_imp(void *opaque,
  222. hwaddr offset)
  223. {
  224. ZynqSLCRState *s = (ZynqSLCRState *)opaque;
  225. switch (offset) {
  226. case 0x0: /* SCL */
  227. return s->scl;
  228. case 0x4: /* LOCK */
  229. case 0x8: /* UNLOCK */
  230. DB_PRINT("Reading SCLR_LOCK/UNLOCK is not enabled\n");
  231. return 0;
  232. case 0x0C: /* LOCKSTA */
  233. return s->lockval;
  234. case 0x100 ... 0x11C:
  235. return s->pll[(offset - 0x100) / 4];
  236. case 0x120 ... 0x16C:
  237. return s->clk[(offset - 0x120) / 4];
  238. case 0x170 ... 0x1AC:
  239. return s->fpga[0][(offset - 0x170) / 4];
  240. case 0x1B0 ... 0x1D8:
  241. return s->misc[(offset - 0x1B0) / 4];
  242. case 0x200 ... 0x258:
  243. return s->reset[(offset - 0x200) / 4];
  244. case 0x25c:
  245. return 1;
  246. case 0x300:
  247. return s->apu_ctrl;
  248. case 0x304:
  249. return s->wdt_clk_sel;
  250. case 0x400 ... 0x408:
  251. return s->tz_ocm[(offset - 0x400) / 4];
  252. case 0x430:
  253. return s->tz_ddr;
  254. case 0x440 ... 0x448:
  255. return s->tz_dma[(offset - 0x440) / 4];
  256. case 0x450 ... 0x458:
  257. return s->tz_misc[(offset - 0x450) / 4];
  258. case 0x484 ... 0x488:
  259. return s->tz_fpga[(offset - 0x484) / 4];
  260. case 0x500:
  261. return s->dbg_ctrl;
  262. case 0x530:
  263. return s->pss_idcode;
  264. case 0x600 ... 0x620:
  265. if (offset == 0x604) {
  266. goto bad_reg;
  267. }
  268. return s->ddr[(offset - 0x600) / 4];
  269. case 0x700 ... 0x7D4:
  270. return s->mio[(offset - 0x700) / 4];
  271. case 0x800 ... 0x810:
  272. return s->mio_func[(offset - 0x800) / 4];
  273. case 0x830 ... 0x834:
  274. return s->sd[(offset - 0x830) / 4];
  275. case 0x900:
  276. return s->lvl_shftr_en;
  277. case 0x910:
  278. return s->ocm_cfg;
  279. case 0xA00 ... 0xA1C:
  280. return s->cpu_ram[(offset - 0xA00) / 4];
  281. case 0xA30 ... 0xA48:
  282. return s->iou[(offset - 0xA30) / 4];
  283. case 0xA50:
  284. return s->dmac_ram;
  285. case 0xA60 ... 0xA8C:
  286. return s->afi[0][(offset - 0xA60) / 4];
  287. case 0xA90 ... 0xA98:
  288. return s->ocm[(offset - 0xA90) / 4];
  289. case 0xAA0:
  290. return s->devci_ram;
  291. case 0xAB0:
  292. return s->csg_ram;
  293. case 0xB00 ... 0xB2C:
  294. return s->gpiob[(offset - 0xB00) / 4];
  295. case 0xB40 ... 0xB74:
  296. return s->ddriob[(offset - 0xB40) / 4];
  297. default:
  298. bad_reg:
  299. DB_PRINT("Bad register offset 0x%x\n", (int)offset);
  300. return 0;
  301. }
  302. }
  303. static uint64_t zynq_slcr_read(void *opaque, hwaddr offset,
  304. unsigned size)
  305. {
  306. uint32_t ret = zynq_slcr_read_imp(opaque, offset);
  307. DB_PRINT("addr: %08x data: %08x\n", (unsigned)offset, (unsigned)ret);
  308. return ret;
  309. }
  310. static void zynq_slcr_write(void *opaque, hwaddr offset,
  311. uint64_t val, unsigned size)
  312. {
  313. ZynqSLCRState *s = (ZynqSLCRState *)opaque;
  314. DB_PRINT("offset: %08x data: %08x\n", (unsigned)offset, (unsigned)val);
  315. switch (offset) {
  316. case 0x00: /* SCL */
  317. s->scl = val & 0x1;
  318. return;
  319. case 0x4: /* SLCR_LOCK */
  320. if ((val & 0xFFFF) == XILINX_LOCK_KEY) {
  321. DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
  322. (unsigned)val & 0xFFFF);
  323. s->lockval = 1;
  324. } else {
  325. DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
  326. (int)offset, (unsigned)val & 0xFFFF);
  327. }
  328. return;
  329. case 0x8: /* SLCR_UNLOCK */
  330. if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) {
  331. DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
  332. (unsigned)val & 0xFFFF);
  333. s->lockval = 0;
  334. } else {
  335. DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
  336. (int)offset, (unsigned)val & 0xFFFF);
  337. }
  338. return;
  339. case 0xc: /* LOCKSTA */
  340. DB_PRINT("Writing SCLR_LOCKSTA is not enabled\n");
  341. return;
  342. }
  343. if (!s->lockval) {
  344. switch (offset) {
  345. case 0x100 ... 0x11C:
  346. if (offset == 0x10C) {
  347. goto bad_reg;
  348. }
  349. s->pll[(offset - 0x100) / 4] = val;
  350. break;
  351. case 0x120 ... 0x16C:
  352. s->clk[(offset - 0x120) / 4] = val;
  353. break;
  354. case 0x170 ... 0x1AC:
  355. s->fpga[0][(offset - 0x170) / 4] = val;
  356. break;
  357. case 0x1B0 ... 0x1D8:
  358. s->misc[(offset - 0x1B0) / 4] = val;
  359. break;
  360. case 0x200 ... 0x25C:
  361. if (offset == 0x250) {
  362. goto bad_reg;
  363. }
  364. s->reset[(offset - 0x200) / 4] = val;
  365. break;
  366. case 0x300:
  367. s->apu_ctrl = val;
  368. break;
  369. case 0x304:
  370. s->wdt_clk_sel = val;
  371. break;
  372. case 0x400 ... 0x408:
  373. s->tz_ocm[(offset - 0x400) / 4] = val;
  374. break;
  375. case 0x430:
  376. s->tz_ddr = val;
  377. break;
  378. case 0x440 ... 0x448:
  379. s->tz_dma[(offset - 0x440) / 4] = val;
  380. break;
  381. case 0x450 ... 0x458:
  382. s->tz_misc[(offset - 0x450) / 4] = val;
  383. break;
  384. case 0x484 ... 0x488:
  385. s->tz_fpga[(offset - 0x484) / 4] = val;
  386. break;
  387. case 0x500:
  388. s->dbg_ctrl = val;
  389. break;
  390. case 0x530:
  391. s->pss_idcode = val;
  392. break;
  393. case 0x600 ... 0x620:
  394. if (offset == 0x604) {
  395. goto bad_reg;
  396. }
  397. s->ddr[(offset - 0x600) / 4] = val;
  398. break;
  399. case 0x700 ... 0x7D4:
  400. s->mio[(offset - 0x700) / 4] = val;
  401. break;
  402. case 0x800 ... 0x810:
  403. s->mio_func[(offset - 0x800) / 4] = val;
  404. break;
  405. case 0x830 ... 0x834:
  406. s->sd[(offset - 0x830) / 4] = val;
  407. break;
  408. case 0x900:
  409. s->lvl_shftr_en = val;
  410. break;
  411. case 0x910:
  412. break;
  413. case 0xA00 ... 0xA1C:
  414. s->cpu_ram[(offset - 0xA00) / 4] = val;
  415. break;
  416. case 0xA30 ... 0xA48:
  417. s->iou[(offset - 0xA30) / 4] = val;
  418. break;
  419. case 0xA50:
  420. s->dmac_ram = val;
  421. break;
  422. case 0xA60 ... 0xA8C:
  423. s->afi[0][(offset - 0xA60) / 4] = val;
  424. break;
  425. case 0xA90:
  426. s->ocm[0] = val;
  427. break;
  428. case 0xAA0:
  429. s->devci_ram = val;
  430. break;
  431. case 0xAB0:
  432. s->csg_ram = val;
  433. break;
  434. case 0xB00 ... 0xB2C:
  435. if (offset == 0xB20 || offset == 0xB2C) {
  436. goto bad_reg;
  437. }
  438. s->gpiob[(offset - 0xB00) / 4] = val;
  439. break;
  440. case 0xB40 ... 0xB74:
  441. s->ddriob[(offset - 0xB40) / 4] = val;
  442. break;
  443. default:
  444. bad_reg:
  445. DB_PRINT("Bad register write %x <= %08x\n", (int)offset,
  446. (unsigned)val);
  447. }
  448. } else {
  449. DB_PRINT("SCLR registers are locked. Unlock them first\n");
  450. }
  451. }
  452. static const MemoryRegionOps slcr_ops = {
  453. .read = zynq_slcr_read,
  454. .write = zynq_slcr_write,
  455. .endianness = DEVICE_NATIVE_ENDIAN,
  456. };
  457. static int zynq_slcr_init(SysBusDevice *dev)
  458. {
  459. ZynqSLCRState *s = FROM_SYSBUS(ZynqSLCRState, dev);
  460. memory_region_init_io(&s->iomem, &slcr_ops, s, "slcr", 0x1000);
  461. sysbus_init_mmio(dev, &s->iomem);
  462. return 0;
  463. }
  464. static const VMStateDescription vmstate_zynq_slcr = {
  465. .name = "zynq_slcr",
  466. .version_id = 1,
  467. .minimum_version_id = 1,
  468. .minimum_version_id_old = 1,
  469. .fields = (VMStateField[]) {
  470. VMSTATE_UINT8_ARRAY(data, ZynqSLCRState, 0x1000),
  471. VMSTATE_END_OF_LIST()
  472. }
  473. };
  474. static void zynq_slcr_class_init(ObjectClass *klass, void *data)
  475. {
  476. DeviceClass *dc = DEVICE_CLASS(klass);
  477. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  478. sdc->init = zynq_slcr_init;
  479. dc->vmsd = &vmstate_zynq_slcr;
  480. dc->reset = zynq_slcr_reset;
  481. }
  482. static const TypeInfo zynq_slcr_info = {
  483. .class_init = zynq_slcr_class_init,
  484. .name = "xilinx,zynq_slcr",
  485. .parent = TYPE_SYS_BUS_DEVICE,
  486. .instance_size = sizeof(ZynqSLCRState),
  487. };
  488. static void zynq_slcr_register_types(void)
  489. {
  490. type_register_static(&zynq_slcr_info);
  491. }
  492. type_init(zynq_slcr_register_types)