2
0

zaurus.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Copyright (c) 2006-2008 Openedhand Ltd.
  3. * Written by Andrzej Zaborowski <balrog@zabor.org>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 or
  8. * (at your option) version 3 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "hw.h"
  19. #include "sharpsl.h"
  20. #include "sysbus.h"
  21. #undef REG_FMT
  22. #define REG_FMT "0x%02lx"
  23. /* SCOOP devices */
  24. typedef struct ScoopInfo ScoopInfo;
  25. struct ScoopInfo {
  26. SysBusDevice busdev;
  27. qemu_irq handler[16];
  28. MemoryRegion iomem;
  29. uint16_t status;
  30. uint16_t power;
  31. uint32_t gpio_level;
  32. uint32_t gpio_dir;
  33. uint32_t prev_level;
  34. uint16_t mcr;
  35. uint16_t cdr;
  36. uint16_t ccr;
  37. uint16_t irr;
  38. uint16_t imr;
  39. uint16_t isr;
  40. };
  41. #define SCOOP_MCR 0x00
  42. #define SCOOP_CDR 0x04
  43. #define SCOOP_CSR 0x08
  44. #define SCOOP_CPR 0x0c
  45. #define SCOOP_CCR 0x10
  46. #define SCOOP_IRR_IRM 0x14
  47. #define SCOOP_IMR 0x18
  48. #define SCOOP_ISR 0x1c
  49. #define SCOOP_GPCR 0x20
  50. #define SCOOP_GPWR 0x24
  51. #define SCOOP_GPRR 0x28
  52. static inline void scoop_gpio_handler_update(ScoopInfo *s) {
  53. uint32_t level, diff;
  54. int bit;
  55. level = s->gpio_level & s->gpio_dir;
  56. for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
  57. bit = ffs(diff) - 1;
  58. qemu_set_irq(s->handler[bit], (level >> bit) & 1);
  59. }
  60. s->prev_level = level;
  61. }
  62. static uint64_t scoop_read(void *opaque, hwaddr addr,
  63. unsigned size)
  64. {
  65. ScoopInfo *s = (ScoopInfo *) opaque;
  66. switch (addr & 0x3f) {
  67. case SCOOP_MCR:
  68. return s->mcr;
  69. case SCOOP_CDR:
  70. return s->cdr;
  71. case SCOOP_CSR:
  72. return s->status;
  73. case SCOOP_CPR:
  74. return s->power;
  75. case SCOOP_CCR:
  76. return s->ccr;
  77. case SCOOP_IRR_IRM:
  78. return s->irr;
  79. case SCOOP_IMR:
  80. return s->imr;
  81. case SCOOP_ISR:
  82. return s->isr;
  83. case SCOOP_GPCR:
  84. return s->gpio_dir;
  85. case SCOOP_GPWR:
  86. case SCOOP_GPRR:
  87. return s->gpio_level;
  88. default:
  89. zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
  90. }
  91. return 0;
  92. }
  93. static void scoop_write(void *opaque, hwaddr addr,
  94. uint64_t value, unsigned size)
  95. {
  96. ScoopInfo *s = (ScoopInfo *) opaque;
  97. value &= 0xffff;
  98. switch (addr & 0x3f) {
  99. case SCOOP_MCR:
  100. s->mcr = value;
  101. break;
  102. case SCOOP_CDR:
  103. s->cdr = value;
  104. break;
  105. case SCOOP_CPR:
  106. s->power = value;
  107. if (value & 0x80)
  108. s->power |= 0x8040;
  109. break;
  110. case SCOOP_CCR:
  111. s->ccr = value;
  112. break;
  113. case SCOOP_IRR_IRM:
  114. s->irr = value;
  115. break;
  116. case SCOOP_IMR:
  117. s->imr = value;
  118. break;
  119. case SCOOP_ISR:
  120. s->isr = value;
  121. break;
  122. case SCOOP_GPCR:
  123. s->gpio_dir = value;
  124. scoop_gpio_handler_update(s);
  125. break;
  126. case SCOOP_GPWR:
  127. case SCOOP_GPRR: /* GPRR is probably R/O in real HW */
  128. s->gpio_level = value & s->gpio_dir;
  129. scoop_gpio_handler_update(s);
  130. break;
  131. default:
  132. zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
  133. }
  134. }
  135. static const MemoryRegionOps scoop_ops = {
  136. .read = scoop_read,
  137. .write = scoop_write,
  138. .endianness = DEVICE_NATIVE_ENDIAN,
  139. };
  140. static void scoop_gpio_set(void *opaque, int line, int level)
  141. {
  142. ScoopInfo *s = (ScoopInfo *) opaque;
  143. if (level)
  144. s->gpio_level |= (1 << line);
  145. else
  146. s->gpio_level &= ~(1 << line);
  147. }
  148. static int scoop_init(SysBusDevice *dev)
  149. {
  150. ScoopInfo *s = FROM_SYSBUS(ScoopInfo, dev);
  151. s->status = 0x02;
  152. qdev_init_gpio_out(&s->busdev.qdev, s->handler, 16);
  153. qdev_init_gpio_in(&s->busdev.qdev, scoop_gpio_set, 16);
  154. memory_region_init_io(&s->iomem, &scoop_ops, s, "scoop", 0x1000);
  155. sysbus_init_mmio(dev, &s->iomem);
  156. return 0;
  157. }
  158. static int scoop_post_load(void *opaque, int version_id)
  159. {
  160. ScoopInfo *s = (ScoopInfo *) opaque;
  161. int i;
  162. uint32_t level;
  163. level = s->gpio_level & s->gpio_dir;
  164. for (i = 0; i < 16; i++) {
  165. qemu_set_irq(s->handler[i], (level >> i) & 1);
  166. }
  167. s->prev_level = level;
  168. return 0;
  169. }
  170. static bool is_version_0 (void *opaque, int version_id)
  171. {
  172. return version_id == 0;
  173. }
  174. static const VMStateDescription vmstate_scoop_regs = {
  175. .name = "scoop",
  176. .version_id = 1,
  177. .minimum_version_id = 0,
  178. .minimum_version_id_old = 0,
  179. .post_load = scoop_post_load,
  180. .fields = (VMStateField []) {
  181. VMSTATE_UINT16(status, ScoopInfo),
  182. VMSTATE_UINT16(power, ScoopInfo),
  183. VMSTATE_UINT32(gpio_level, ScoopInfo),
  184. VMSTATE_UINT32(gpio_dir, ScoopInfo),
  185. VMSTATE_UINT32(prev_level, ScoopInfo),
  186. VMSTATE_UINT16(mcr, ScoopInfo),
  187. VMSTATE_UINT16(cdr, ScoopInfo),
  188. VMSTATE_UINT16(ccr, ScoopInfo),
  189. VMSTATE_UINT16(irr, ScoopInfo),
  190. VMSTATE_UINT16(imr, ScoopInfo),
  191. VMSTATE_UINT16(isr, ScoopInfo),
  192. VMSTATE_UNUSED_TEST(is_version_0, 2),
  193. VMSTATE_END_OF_LIST(),
  194. },
  195. };
  196. static Property scoop_sysbus_properties[] = {
  197. DEFINE_PROP_END_OF_LIST(),
  198. };
  199. static void scoop_sysbus_class_init(ObjectClass *klass, void *data)
  200. {
  201. DeviceClass *dc = DEVICE_CLASS(klass);
  202. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  203. k->init = scoop_init;
  204. dc->desc = "Scoop2 Sharp custom ASIC";
  205. dc->vmsd = &vmstate_scoop_regs;
  206. dc->props = scoop_sysbus_properties;
  207. }
  208. static const TypeInfo scoop_sysbus_info = {
  209. .name = "scoop",
  210. .parent = TYPE_SYS_BUS_DEVICE,
  211. .instance_size = sizeof(ScoopInfo),
  212. .class_init = scoop_sysbus_class_init,
  213. };
  214. static void scoop_register_types(void)
  215. {
  216. type_register_static(&scoop_sysbus_info);
  217. }
  218. type_init(scoop_register_types)
  219. /* Write the bootloader parameters memory area. */
  220. #define MAGIC_CHG(a, b, c, d) ((d << 24) | (c << 16) | (b << 8) | a)
  221. static struct QEMU_PACKED sl_param_info {
  222. uint32_t comadj_keyword;
  223. int32_t comadj;
  224. uint32_t uuid_keyword;
  225. char uuid[16];
  226. uint32_t touch_keyword;
  227. int32_t touch_xp;
  228. int32_t touch_yp;
  229. int32_t touch_xd;
  230. int32_t touch_yd;
  231. uint32_t adadj_keyword;
  232. int32_t adadj;
  233. uint32_t phad_keyword;
  234. int32_t phadadj;
  235. } zaurus_bootparam = {
  236. .comadj_keyword = MAGIC_CHG('C', 'M', 'A', 'D'),
  237. .comadj = 125,
  238. .uuid_keyword = MAGIC_CHG('U', 'U', 'I', 'D'),
  239. .uuid = { -1 },
  240. .touch_keyword = MAGIC_CHG('T', 'U', 'C', 'H'),
  241. .touch_xp = -1,
  242. .adadj_keyword = MAGIC_CHG('B', 'V', 'A', 'D'),
  243. .adadj = -1,
  244. .phad_keyword = MAGIC_CHG('P', 'H', 'A', 'D'),
  245. .phadadj = 0x01,
  246. };
  247. void sl_bootparam_write(hwaddr ptr)
  248. {
  249. cpu_physical_memory_write(ptr, (void *)&zaurus_bootparam,
  250. sizeof(struct sl_param_info));
  251. }