2
0

xilinx_zynq.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Xilinx Zynq Baseboard System emulation.
  3. *
  4. * Copyright (c) 2010 Xilinx.
  5. * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
  6. * Copyright (c) 2012 Petalogix Pty Ltd.
  7. * Written by Haibing Ma
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "sysbus.h"
  18. #include "arm-misc.h"
  19. #include "net/net.h"
  20. #include "exec/address-spaces.h"
  21. #include "sysemu/sysemu.h"
  22. #include "boards.h"
  23. #include "flash.h"
  24. #include "sysemu/blockdev.h"
  25. #include "loader.h"
  26. #include "ssi.h"
  27. #define NUM_SPI_FLASHES 4
  28. #define NUM_QSPI_FLASHES 2
  29. #define NUM_QSPI_BUSSES 2
  30. #define FLASH_SIZE (64 * 1024 * 1024)
  31. #define FLASH_SECTOR_SIZE (128 * 1024)
  32. #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
  33. static struct arm_boot_info zynq_binfo = {};
  34. static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
  35. {
  36. DeviceState *dev;
  37. SysBusDevice *s;
  38. qemu_check_nic_model(nd, "cadence_gem");
  39. dev = qdev_create(NULL, "cadence_gem");
  40. qdev_set_nic_properties(dev, nd);
  41. qdev_init_nofail(dev);
  42. s = SYS_BUS_DEVICE(dev);
  43. sysbus_mmio_map(s, 0, base);
  44. sysbus_connect_irq(s, 0, irq);
  45. }
  46. static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
  47. bool is_qspi)
  48. {
  49. DeviceState *dev;
  50. SysBusDevice *busdev;
  51. SSIBus *spi;
  52. DeviceState *flash_dev;
  53. int i, j;
  54. int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1;
  55. int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
  56. dev = qdev_create(NULL, "xilinx,spips");
  57. qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
  58. qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
  59. qdev_prop_set_uint8(dev, "num-busses", num_busses);
  60. qdev_init_nofail(dev);
  61. busdev = SYS_BUS_DEVICE(dev);
  62. sysbus_mmio_map(busdev, 0, base_addr);
  63. if (is_qspi) {
  64. sysbus_mmio_map(busdev, 1, 0xFC000000);
  65. }
  66. sysbus_connect_irq(busdev, 0, irq);
  67. for (i = 0; i < num_busses; ++i) {
  68. char bus_name[16];
  69. qemu_irq cs_line;
  70. snprintf(bus_name, 16, "spi%d", i);
  71. spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
  72. for (j = 0; j < num_ss; ++j) {
  73. flash_dev = ssi_create_slave_no_init(spi, "m25p80");
  74. qdev_prop_set_string(flash_dev, "partname", "n25q128");
  75. qdev_init_nofail(flash_dev);
  76. cs_line = qdev_get_gpio_in(flash_dev, 0);
  77. sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
  78. }
  79. }
  80. }
  81. static void zynq_init(QEMUMachineInitArgs *args)
  82. {
  83. ram_addr_t ram_size = args->ram_size;
  84. const char *cpu_model = args->cpu_model;
  85. const char *kernel_filename = args->kernel_filename;
  86. const char *kernel_cmdline = args->kernel_cmdline;
  87. const char *initrd_filename = args->initrd_filename;
  88. ARMCPU *cpu;
  89. MemoryRegion *address_space_mem = get_system_memory();
  90. MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
  91. MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
  92. DeviceState *dev;
  93. SysBusDevice *busdev;
  94. qemu_irq *irqp;
  95. qemu_irq pic[64];
  96. NICInfo *nd;
  97. int n;
  98. qemu_irq cpu_irq;
  99. if (!cpu_model) {
  100. cpu_model = "cortex-a9";
  101. }
  102. cpu = cpu_arm_init(cpu_model);
  103. if (!cpu) {
  104. fprintf(stderr, "Unable to find CPU definition\n");
  105. exit(1);
  106. }
  107. irqp = arm_pic_init_cpu(cpu);
  108. cpu_irq = irqp[ARM_PIC_CPU_IRQ];
  109. /* max 2GB ram */
  110. if (ram_size > 0x80000000) {
  111. ram_size = 0x80000000;
  112. }
  113. /* DDR remapped to address zero. */
  114. memory_region_init_ram(ext_ram, "zynq.ext_ram", ram_size);
  115. vmstate_register_ram_global(ext_ram);
  116. memory_region_add_subregion(address_space_mem, 0, ext_ram);
  117. /* 256K of on-chip memory */
  118. memory_region_init_ram(ocm_ram, "zynq.ocm_ram", 256 << 10);
  119. vmstate_register_ram_global(ocm_ram);
  120. memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
  121. DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
  122. /* AMD */
  123. pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
  124. dinfo ? dinfo->bdrv : NULL, FLASH_SECTOR_SIZE,
  125. FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
  126. 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
  127. 0);
  128. dev = qdev_create(NULL, "xilinx,zynq_slcr");
  129. qdev_init_nofail(dev);
  130. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
  131. dev = qdev_create(NULL, "a9mpcore_priv");
  132. qdev_prop_set_uint32(dev, "num-cpu", 1);
  133. qdev_init_nofail(dev);
  134. busdev = SYS_BUS_DEVICE(dev);
  135. sysbus_mmio_map(busdev, 0, 0xF8F00000);
  136. sysbus_connect_irq(busdev, 0, cpu_irq);
  137. for (n = 0; n < 64; n++) {
  138. pic[n] = qdev_get_gpio_in(dev, n);
  139. }
  140. zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
  141. zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
  142. zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
  143. sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
  144. sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
  145. sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]);
  146. sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]);
  147. sysbus_create_varargs("cadence_ttc", 0xF8001000,
  148. pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
  149. sysbus_create_varargs("cadence_ttc", 0xF8002000,
  150. pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
  151. for (n = 0; n < nb_nics; n++) {
  152. nd = &nd_table[n];
  153. if (n == 0) {
  154. gem_init(nd, 0xE000B000, pic[54-IRQ_OFFSET]);
  155. } else if (n == 1) {
  156. gem_init(nd, 0xE000C000, pic[77-IRQ_OFFSET]);
  157. }
  158. }
  159. zynq_binfo.ram_size = ram_size;
  160. zynq_binfo.kernel_filename = kernel_filename;
  161. zynq_binfo.kernel_cmdline = kernel_cmdline;
  162. zynq_binfo.initrd_filename = initrd_filename;
  163. zynq_binfo.nb_cpus = 1;
  164. zynq_binfo.board_id = 0xd32;
  165. zynq_binfo.loader_start = 0;
  166. arm_load_kernel(arm_env_get_cpu(first_cpu), &zynq_binfo);
  167. }
  168. static QEMUMachine zynq_machine = {
  169. .name = "xilinx-zynq-a9",
  170. .desc = "Xilinx Zynq Platform Baseboard for Cortex-A9",
  171. .init = zynq_init,
  172. .block_default_type = IF_SCSI,
  173. .max_cpus = 1,
  174. .no_sdcard = 1,
  175. DEFAULT_MACHINE_OPTIONS,
  176. };
  177. static void zynq_machine_init(void)
  178. {
  179. qemu_register_machine(&zynq_machine);
  180. }
  181. machine_init(zynq_machine_init);