hcd-musb.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /*
  2. * "Inventra" High-speed Dual-Role Controller (MUSB-HDRC), Mentor Graphics,
  3. * USB2.0 OTG compliant core used in various chips.
  4. *
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 or
  11. * (at your option) version 3 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. *
  21. * Only host-mode and non-DMA accesses are currently supported.
  22. */
  23. #include "qemu-common.h"
  24. #include "qemu/timer.h"
  25. #include "hw/usb.h"
  26. #include "hw/irq.h"
  27. #include "hw/hw.h"
  28. /* Common USB registers */
  29. #define MUSB_HDRC_FADDR 0x00 /* 8-bit */
  30. #define MUSB_HDRC_POWER 0x01 /* 8-bit */
  31. #define MUSB_HDRC_INTRTX 0x02 /* 16-bit */
  32. #define MUSB_HDRC_INTRRX 0x04
  33. #define MUSB_HDRC_INTRTXE 0x06
  34. #define MUSB_HDRC_INTRRXE 0x08
  35. #define MUSB_HDRC_INTRUSB 0x0a /* 8 bit */
  36. #define MUSB_HDRC_INTRUSBE 0x0b /* 8 bit */
  37. #define MUSB_HDRC_FRAME 0x0c /* 16-bit */
  38. #define MUSB_HDRC_INDEX 0x0e /* 8 bit */
  39. #define MUSB_HDRC_TESTMODE 0x0f /* 8 bit */
  40. /* Per-EP registers in indexed mode */
  41. #define MUSB_HDRC_EP_IDX 0x10 /* 8-bit */
  42. /* EP FIFOs */
  43. #define MUSB_HDRC_FIFO 0x20
  44. /* Additional Control Registers */
  45. #define MUSB_HDRC_DEVCTL 0x60 /* 8 bit */
  46. /* These are indexed */
  47. #define MUSB_HDRC_TXFIFOSZ 0x62 /* 8 bit (see masks) */
  48. #define MUSB_HDRC_RXFIFOSZ 0x63 /* 8 bit (see masks) */
  49. #define MUSB_HDRC_TXFIFOADDR 0x64 /* 16 bit offset shifted right 3 */
  50. #define MUSB_HDRC_RXFIFOADDR 0x66 /* 16 bit offset shifted right 3 */
  51. /* Some more registers */
  52. #define MUSB_HDRC_VCTRL 0x68 /* 8 bit */
  53. #define MUSB_HDRC_HWVERS 0x6c /* 8 bit */
  54. /* Added in HDRC 1.9(?) & MHDRC 1.4 */
  55. /* ULPI pass-through */
  56. #define MUSB_HDRC_ULPI_VBUSCTL 0x70
  57. #define MUSB_HDRC_ULPI_REGDATA 0x74
  58. #define MUSB_HDRC_ULPI_REGADDR 0x75
  59. #define MUSB_HDRC_ULPI_REGCTL 0x76
  60. /* Extended config & PHY control */
  61. #define MUSB_HDRC_ENDCOUNT 0x78 /* 8 bit */
  62. #define MUSB_HDRC_DMARAMCFG 0x79 /* 8 bit */
  63. #define MUSB_HDRC_PHYWAIT 0x7a /* 8 bit */
  64. #define MUSB_HDRC_PHYVPLEN 0x7b /* 8 bit */
  65. #define MUSB_HDRC_HS_EOF1 0x7c /* 8 bit, units of 546.1 us */
  66. #define MUSB_HDRC_FS_EOF1 0x7d /* 8 bit, units of 533.3 ns */
  67. #define MUSB_HDRC_LS_EOF1 0x7e /* 8 bit, units of 1.067 us */
  68. /* Per-EP BUSCTL registers */
  69. #define MUSB_HDRC_BUSCTL 0x80
  70. /* Per-EP registers in flat mode */
  71. #define MUSB_HDRC_EP 0x100
  72. /* offsets to registers in flat model */
  73. #define MUSB_HDRC_TXMAXP 0x00 /* 16 bit apparently */
  74. #define MUSB_HDRC_TXCSR 0x02 /* 16 bit apparently */
  75. #define MUSB_HDRC_CSR0 MUSB_HDRC_TXCSR /* re-used for EP0 */
  76. #define MUSB_HDRC_RXMAXP 0x04 /* 16 bit apparently */
  77. #define MUSB_HDRC_RXCSR 0x06 /* 16 bit apparently */
  78. #define MUSB_HDRC_RXCOUNT 0x08 /* 16 bit apparently */
  79. #define MUSB_HDRC_COUNT0 MUSB_HDRC_RXCOUNT /* re-used for EP0 */
  80. #define MUSB_HDRC_TXTYPE 0x0a /* 8 bit apparently */
  81. #define MUSB_HDRC_TYPE0 MUSB_HDRC_TXTYPE /* re-used for EP0 */
  82. #define MUSB_HDRC_TXINTERVAL 0x0b /* 8 bit apparently */
  83. #define MUSB_HDRC_NAKLIMIT0 MUSB_HDRC_TXINTERVAL /* re-used for EP0 */
  84. #define MUSB_HDRC_RXTYPE 0x0c /* 8 bit apparently */
  85. #define MUSB_HDRC_RXINTERVAL 0x0d /* 8 bit apparently */
  86. #define MUSB_HDRC_FIFOSIZE 0x0f /* 8 bit apparently */
  87. #define MUSB_HDRC_CONFIGDATA MGC_O_HDRC_FIFOSIZE /* re-used for EP0 */
  88. /* "Bus control" registers */
  89. #define MUSB_HDRC_TXFUNCADDR 0x00
  90. #define MUSB_HDRC_TXHUBADDR 0x02
  91. #define MUSB_HDRC_TXHUBPORT 0x03
  92. #define MUSB_HDRC_RXFUNCADDR 0x04
  93. #define MUSB_HDRC_RXHUBADDR 0x06
  94. #define MUSB_HDRC_RXHUBPORT 0x07
  95. /*
  96. * MUSBHDRC Register bit masks
  97. */
  98. /* POWER */
  99. #define MGC_M_POWER_ISOUPDATE 0x80
  100. #define MGC_M_POWER_SOFTCONN 0x40
  101. #define MGC_M_POWER_HSENAB 0x20
  102. #define MGC_M_POWER_HSMODE 0x10
  103. #define MGC_M_POWER_RESET 0x08
  104. #define MGC_M_POWER_RESUME 0x04
  105. #define MGC_M_POWER_SUSPENDM 0x02
  106. #define MGC_M_POWER_ENSUSPEND 0x01
  107. /* INTRUSB */
  108. #define MGC_M_INTR_SUSPEND 0x01
  109. #define MGC_M_INTR_RESUME 0x02
  110. #define MGC_M_INTR_RESET 0x04
  111. #define MGC_M_INTR_BABBLE 0x04
  112. #define MGC_M_INTR_SOF 0x08
  113. #define MGC_M_INTR_CONNECT 0x10
  114. #define MGC_M_INTR_DISCONNECT 0x20
  115. #define MGC_M_INTR_SESSREQ 0x40
  116. #define MGC_M_INTR_VBUSERROR 0x80 /* FOR SESSION END */
  117. #define MGC_M_INTR_EP0 0x01 /* FOR EP0 INTERRUPT */
  118. /* DEVCTL */
  119. #define MGC_M_DEVCTL_BDEVICE 0x80
  120. #define MGC_M_DEVCTL_FSDEV 0x40
  121. #define MGC_M_DEVCTL_LSDEV 0x20
  122. #define MGC_M_DEVCTL_VBUS 0x18
  123. #define MGC_S_DEVCTL_VBUS 3
  124. #define MGC_M_DEVCTL_HM 0x04
  125. #define MGC_M_DEVCTL_HR 0x02
  126. #define MGC_M_DEVCTL_SESSION 0x01
  127. /* TESTMODE */
  128. #define MGC_M_TEST_FORCE_HOST 0x80
  129. #define MGC_M_TEST_FIFO_ACCESS 0x40
  130. #define MGC_M_TEST_FORCE_FS 0x20
  131. #define MGC_M_TEST_FORCE_HS 0x10
  132. #define MGC_M_TEST_PACKET 0x08
  133. #define MGC_M_TEST_K 0x04
  134. #define MGC_M_TEST_J 0x02
  135. #define MGC_M_TEST_SE0_NAK 0x01
  136. /* CSR0 */
  137. #define MGC_M_CSR0_FLUSHFIFO 0x0100
  138. #define MGC_M_CSR0_TXPKTRDY 0x0002
  139. #define MGC_M_CSR0_RXPKTRDY 0x0001
  140. /* CSR0 in Peripheral mode */
  141. #define MGC_M_CSR0_P_SVDSETUPEND 0x0080
  142. #define MGC_M_CSR0_P_SVDRXPKTRDY 0x0040
  143. #define MGC_M_CSR0_P_SENDSTALL 0x0020
  144. #define MGC_M_CSR0_P_SETUPEND 0x0010
  145. #define MGC_M_CSR0_P_DATAEND 0x0008
  146. #define MGC_M_CSR0_P_SENTSTALL 0x0004
  147. /* CSR0 in Host mode */
  148. #define MGC_M_CSR0_H_NO_PING 0x0800
  149. #define MGC_M_CSR0_H_WR_DATATOGGLE 0x0400 /* set to allow setting: */
  150. #define MGC_M_CSR0_H_DATATOGGLE 0x0200 /* data toggle control */
  151. #define MGC_M_CSR0_H_NAKTIMEOUT 0x0080
  152. #define MGC_M_CSR0_H_STATUSPKT 0x0040
  153. #define MGC_M_CSR0_H_REQPKT 0x0020
  154. #define MGC_M_CSR0_H_ERROR 0x0010
  155. #define MGC_M_CSR0_H_SETUPPKT 0x0008
  156. #define MGC_M_CSR0_H_RXSTALL 0x0004
  157. /* CONFIGDATA */
  158. #define MGC_M_CONFIGDATA_MPRXE 0x80 /* auto bulk pkt combining */
  159. #define MGC_M_CONFIGDATA_MPTXE 0x40 /* auto bulk pkt splitting */
  160. #define MGC_M_CONFIGDATA_BIGENDIAN 0x20
  161. #define MGC_M_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  162. #define MGC_M_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  163. #define MGC_M_CONFIGDATA_DYNFIFO 0x04 /* dynamic FIFO sizing */
  164. #define MGC_M_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  165. #define MGC_M_CONFIGDATA_UTMIDW 0x01 /* Width, 0 => 8b, 1 => 16b */
  166. /* TXCSR in Peripheral and Host mode */
  167. #define MGC_M_TXCSR_AUTOSET 0x8000
  168. #define MGC_M_TXCSR_ISO 0x4000
  169. #define MGC_M_TXCSR_MODE 0x2000
  170. #define MGC_M_TXCSR_DMAENAB 0x1000
  171. #define MGC_M_TXCSR_FRCDATATOG 0x0800
  172. #define MGC_M_TXCSR_DMAMODE 0x0400
  173. #define MGC_M_TXCSR_CLRDATATOG 0x0040
  174. #define MGC_M_TXCSR_FLUSHFIFO 0x0008
  175. #define MGC_M_TXCSR_FIFONOTEMPTY 0x0002
  176. #define MGC_M_TXCSR_TXPKTRDY 0x0001
  177. /* TXCSR in Peripheral mode */
  178. #define MGC_M_TXCSR_P_INCOMPTX 0x0080
  179. #define MGC_M_TXCSR_P_SENTSTALL 0x0020
  180. #define MGC_M_TXCSR_P_SENDSTALL 0x0010
  181. #define MGC_M_TXCSR_P_UNDERRUN 0x0004
  182. /* TXCSR in Host mode */
  183. #define MGC_M_TXCSR_H_WR_DATATOGGLE 0x0200
  184. #define MGC_M_TXCSR_H_DATATOGGLE 0x0100
  185. #define MGC_M_TXCSR_H_NAKTIMEOUT 0x0080
  186. #define MGC_M_TXCSR_H_RXSTALL 0x0020
  187. #define MGC_M_TXCSR_H_ERROR 0x0004
  188. /* RXCSR in Peripheral and Host mode */
  189. #define MGC_M_RXCSR_AUTOCLEAR 0x8000
  190. #define MGC_M_RXCSR_DMAENAB 0x2000
  191. #define MGC_M_RXCSR_DISNYET 0x1000
  192. #define MGC_M_RXCSR_DMAMODE 0x0800
  193. #define MGC_M_RXCSR_INCOMPRX 0x0100
  194. #define MGC_M_RXCSR_CLRDATATOG 0x0080
  195. #define MGC_M_RXCSR_FLUSHFIFO 0x0010
  196. #define MGC_M_RXCSR_DATAERROR 0x0008
  197. #define MGC_M_RXCSR_FIFOFULL 0x0002
  198. #define MGC_M_RXCSR_RXPKTRDY 0x0001
  199. /* RXCSR in Peripheral mode */
  200. #define MGC_M_RXCSR_P_ISO 0x4000
  201. #define MGC_M_RXCSR_P_SENTSTALL 0x0040
  202. #define MGC_M_RXCSR_P_SENDSTALL 0x0020
  203. #define MGC_M_RXCSR_P_OVERRUN 0x0004
  204. /* RXCSR in Host mode */
  205. #define MGC_M_RXCSR_H_AUTOREQ 0x4000
  206. #define MGC_M_RXCSR_H_WR_DATATOGGLE 0x0400
  207. #define MGC_M_RXCSR_H_DATATOGGLE 0x0200
  208. #define MGC_M_RXCSR_H_RXSTALL 0x0040
  209. #define MGC_M_RXCSR_H_REQPKT 0x0020
  210. #define MGC_M_RXCSR_H_ERROR 0x0004
  211. /* HUBADDR */
  212. #define MGC_M_HUBADDR_MULTI_TT 0x80
  213. /* ULPI: Added in HDRC 1.9(?) & MHDRC 1.4 */
  214. #define MGC_M_ULPI_VBCTL_USEEXTVBUSIND 0x02
  215. #define MGC_M_ULPI_VBCTL_USEEXTVBUS 0x01
  216. #define MGC_M_ULPI_REGCTL_INT_ENABLE 0x08
  217. #define MGC_M_ULPI_REGCTL_READNOTWRITE 0x04
  218. #define MGC_M_ULPI_REGCTL_COMPLETE 0x02
  219. #define MGC_M_ULPI_REGCTL_REG 0x01
  220. /* #define MUSB_DEBUG */
  221. #ifdef MUSB_DEBUG
  222. #define TRACE(fmt,...) fprintf(stderr, "%s@%d: " fmt "\n", __FUNCTION__, \
  223. __LINE__, ##__VA_ARGS__)
  224. #else
  225. #define TRACE(...)
  226. #endif
  227. static void musb_attach(USBPort *port);
  228. static void musb_detach(USBPort *port);
  229. static void musb_child_detach(USBPort *port, USBDevice *child);
  230. static void musb_schedule_cb(USBPort *port, USBPacket *p);
  231. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev);
  232. static USBPortOps musb_port_ops = {
  233. .attach = musb_attach,
  234. .detach = musb_detach,
  235. .child_detach = musb_child_detach,
  236. .complete = musb_schedule_cb,
  237. };
  238. static USBBusOps musb_bus_ops = {
  239. };
  240. typedef struct MUSBPacket MUSBPacket;
  241. typedef struct MUSBEndPoint MUSBEndPoint;
  242. struct MUSBPacket {
  243. USBPacket p;
  244. MUSBEndPoint *ep;
  245. int dir;
  246. };
  247. struct MUSBEndPoint {
  248. uint16_t faddr[2];
  249. uint8_t haddr[2];
  250. uint8_t hport[2];
  251. uint16_t csr[2];
  252. uint16_t maxp[2];
  253. uint16_t rxcount;
  254. uint8_t type[2];
  255. uint8_t interval[2];
  256. uint8_t config;
  257. uint8_t fifosize;
  258. int timeout[2]; /* Always in microframes */
  259. uint8_t *buf[2];
  260. int fifolen[2];
  261. int fifostart[2];
  262. int fifoaddr[2];
  263. MUSBPacket packey[2];
  264. int status[2];
  265. int ext_size[2];
  266. /* For callbacks' use */
  267. int epnum;
  268. int interrupt[2];
  269. MUSBState *musb;
  270. USBCallback *delayed_cb[2];
  271. QEMUTimer *intv_timer[2];
  272. };
  273. struct MUSBState {
  274. qemu_irq irqs[musb_irq_max];
  275. USBBus bus;
  276. USBPort port;
  277. int idx;
  278. uint8_t devctl;
  279. uint8_t power;
  280. uint8_t faddr;
  281. uint8_t intr;
  282. uint8_t mask;
  283. uint16_t tx_intr;
  284. uint16_t tx_mask;
  285. uint16_t rx_intr;
  286. uint16_t rx_mask;
  287. int setup_len;
  288. int session;
  289. uint8_t buf[0x8000];
  290. /* Duplicating the world since 2008!... probably we should have 32
  291. * logical, single endpoints instead. */
  292. MUSBEndPoint ep[16];
  293. };
  294. void musb_reset(MUSBState *s)
  295. {
  296. int i;
  297. s->faddr = 0x00;
  298. s->devctl = 0;
  299. s->power = MGC_M_POWER_HSENAB;
  300. s->tx_intr = 0x0000;
  301. s->rx_intr = 0x0000;
  302. s->tx_mask = 0xffff;
  303. s->rx_mask = 0xffff;
  304. s->intr = 0x00;
  305. s->mask = 0x06;
  306. s->idx = 0;
  307. s->setup_len = 0;
  308. s->session = 0;
  309. memset(s->buf, 0, sizeof(s->buf));
  310. /* TODO: _DW */
  311. s->ep[0].config = MGC_M_CONFIGDATA_SOFTCONE | MGC_M_CONFIGDATA_DYNFIFO;
  312. for (i = 0; i < 16; i ++) {
  313. s->ep[i].fifosize = 64;
  314. s->ep[i].maxp[0] = 0x40;
  315. s->ep[i].maxp[1] = 0x40;
  316. s->ep[i].musb = s;
  317. s->ep[i].epnum = i;
  318. usb_packet_init(&s->ep[i].packey[0].p);
  319. usb_packet_init(&s->ep[i].packey[1].p);
  320. }
  321. }
  322. struct MUSBState *musb_init(DeviceState *parent_device, int gpio_base)
  323. {
  324. MUSBState *s = g_malloc0(sizeof(*s));
  325. int i;
  326. for (i = 0; i < musb_irq_max; i++) {
  327. s->irqs[i] = qdev_get_gpio_in(parent_device, gpio_base + i);
  328. }
  329. musb_reset(s);
  330. usb_bus_new(&s->bus, &musb_bus_ops, parent_device);
  331. usb_register_port(&s->bus, &s->port, s, 0, &musb_port_ops,
  332. USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
  333. return s;
  334. }
  335. static void musb_vbus_set(MUSBState *s, int level)
  336. {
  337. if (level)
  338. s->devctl |= 3 << MGC_S_DEVCTL_VBUS;
  339. else
  340. s->devctl &= ~MGC_M_DEVCTL_VBUS;
  341. qemu_set_irq(s->irqs[musb_set_vbus], level);
  342. }
  343. static void musb_intr_set(MUSBState *s, int line, int level)
  344. {
  345. if (!level) {
  346. s->intr &= ~(1 << line);
  347. qemu_irq_lower(s->irqs[line]);
  348. } else if (s->mask & (1 << line)) {
  349. s->intr |= 1 << line;
  350. qemu_irq_raise(s->irqs[line]);
  351. }
  352. }
  353. static void musb_tx_intr_set(MUSBState *s, int line, int level)
  354. {
  355. if (!level) {
  356. s->tx_intr &= ~(1 << line);
  357. if (!s->tx_intr)
  358. qemu_irq_lower(s->irqs[musb_irq_tx]);
  359. } else if (s->tx_mask & (1 << line)) {
  360. s->tx_intr |= 1 << line;
  361. qemu_irq_raise(s->irqs[musb_irq_tx]);
  362. }
  363. }
  364. static void musb_rx_intr_set(MUSBState *s, int line, int level)
  365. {
  366. if (line) {
  367. if (!level) {
  368. s->rx_intr &= ~(1 << line);
  369. if (!s->rx_intr)
  370. qemu_irq_lower(s->irqs[musb_irq_rx]);
  371. } else if (s->rx_mask & (1 << line)) {
  372. s->rx_intr |= 1 << line;
  373. qemu_irq_raise(s->irqs[musb_irq_rx]);
  374. }
  375. } else
  376. musb_tx_intr_set(s, line, level);
  377. }
  378. uint32_t musb_core_intr_get(MUSBState *s)
  379. {
  380. return (s->rx_intr << 15) | s->tx_intr;
  381. }
  382. void musb_core_intr_clear(MUSBState *s, uint32_t mask)
  383. {
  384. if (s->rx_intr) {
  385. s->rx_intr &= mask >> 15;
  386. if (!s->rx_intr)
  387. qemu_irq_lower(s->irqs[musb_irq_rx]);
  388. }
  389. if (s->tx_intr) {
  390. s->tx_intr &= mask & 0xffff;
  391. if (!s->tx_intr)
  392. qemu_irq_lower(s->irqs[musb_irq_tx]);
  393. }
  394. }
  395. void musb_set_size(MUSBState *s, int epnum, int size, int is_tx)
  396. {
  397. s->ep[epnum].ext_size[!is_tx] = size;
  398. s->ep[epnum].fifostart[0] = 0;
  399. s->ep[epnum].fifostart[1] = 0;
  400. s->ep[epnum].fifolen[0] = 0;
  401. s->ep[epnum].fifolen[1] = 0;
  402. }
  403. static void musb_session_update(MUSBState *s, int prev_dev, int prev_sess)
  404. {
  405. int detect_prev = prev_dev && prev_sess;
  406. int detect = !!s->port.dev && s->session;
  407. if (detect && !detect_prev) {
  408. /* Let's skip the ID pin sense and VBUS sense formalities and
  409. * and signal a successful SRP directly. This should work at least
  410. * for the Linux driver stack. */
  411. musb_intr_set(s, musb_irq_connect, 1);
  412. if (s->port.dev->speed == USB_SPEED_LOW) {
  413. s->devctl &= ~MGC_M_DEVCTL_FSDEV;
  414. s->devctl |= MGC_M_DEVCTL_LSDEV;
  415. } else {
  416. s->devctl |= MGC_M_DEVCTL_FSDEV;
  417. s->devctl &= ~MGC_M_DEVCTL_LSDEV;
  418. }
  419. /* A-mode? */
  420. s->devctl &= ~MGC_M_DEVCTL_BDEVICE;
  421. /* Host-mode bit? */
  422. s->devctl |= MGC_M_DEVCTL_HM;
  423. #if 1
  424. musb_vbus_set(s, 1);
  425. #endif
  426. } else if (!detect && detect_prev) {
  427. #if 1
  428. musb_vbus_set(s, 0);
  429. #endif
  430. }
  431. }
  432. /* Attach or detach a device on our only port. */
  433. static void musb_attach(USBPort *port)
  434. {
  435. MUSBState *s = (MUSBState *) port->opaque;
  436. musb_intr_set(s, musb_irq_vbus_request, 1);
  437. musb_session_update(s, 0, s->session);
  438. }
  439. static void musb_detach(USBPort *port)
  440. {
  441. MUSBState *s = (MUSBState *) port->opaque;
  442. musb_async_cancel_device(s, port->dev);
  443. musb_intr_set(s, musb_irq_disconnect, 1);
  444. musb_session_update(s, 1, s->session);
  445. }
  446. static void musb_child_detach(USBPort *port, USBDevice *child)
  447. {
  448. MUSBState *s = (MUSBState *) port->opaque;
  449. musb_async_cancel_device(s, child);
  450. }
  451. static void musb_cb_tick0(void *opaque)
  452. {
  453. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  454. ep->delayed_cb[0](&ep->packey[0].p, opaque);
  455. }
  456. static void musb_cb_tick1(void *opaque)
  457. {
  458. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  459. ep->delayed_cb[1](&ep->packey[1].p, opaque);
  460. }
  461. #define musb_cb_tick (dir ? musb_cb_tick1 : musb_cb_tick0)
  462. static void musb_schedule_cb(USBPort *port, USBPacket *packey)
  463. {
  464. MUSBPacket *p = container_of(packey, MUSBPacket, p);
  465. MUSBEndPoint *ep = p->ep;
  466. int dir = p->dir;
  467. int timeout = 0;
  468. if (ep->status[dir] == USB_RET_NAK)
  469. timeout = ep->timeout[dir];
  470. else if (ep->interrupt[dir])
  471. timeout = 8;
  472. else
  473. return musb_cb_tick(ep);
  474. if (!ep->intv_timer[dir])
  475. ep->intv_timer[dir] = qemu_new_timer_ns(vm_clock, musb_cb_tick, ep);
  476. qemu_mod_timer(ep->intv_timer[dir], qemu_get_clock_ns(vm_clock) +
  477. muldiv64(timeout, get_ticks_per_sec(), 8000));
  478. }
  479. static int musb_timeout(int ttype, int speed, int val)
  480. {
  481. #if 1
  482. return val << 3;
  483. #endif
  484. switch (ttype) {
  485. case USB_ENDPOINT_XFER_CONTROL:
  486. if (val < 2)
  487. return 0;
  488. else if (speed == USB_SPEED_HIGH)
  489. return 1 << (val - 1);
  490. else
  491. return 8 << (val - 1);
  492. case USB_ENDPOINT_XFER_INT:
  493. if (speed == USB_SPEED_HIGH)
  494. if (val < 2)
  495. return 0;
  496. else
  497. return 1 << (val - 1);
  498. else
  499. return val << 3;
  500. case USB_ENDPOINT_XFER_BULK:
  501. case USB_ENDPOINT_XFER_ISOC:
  502. if (val < 2)
  503. return 0;
  504. else if (speed == USB_SPEED_HIGH)
  505. return 1 << (val - 1);
  506. else
  507. return 8 << (val - 1);
  508. /* TODO: what with low-speed Bulk and Isochronous? */
  509. }
  510. hw_error("bad interval\n");
  511. }
  512. static void musb_packet(MUSBState *s, MUSBEndPoint *ep,
  513. int epnum, int pid, int len, USBCallback cb, int dir)
  514. {
  515. USBDevice *dev;
  516. USBEndpoint *uep;
  517. int idx = epnum && dir;
  518. int ttype;
  519. /* ep->type[0,1] contains:
  520. * in bits 7:6 the speed (0 - invalid, 1 - high, 2 - full, 3 - slow)
  521. * in bits 5:4 the transfer type (BULK / INT)
  522. * in bits 3:0 the EP num
  523. */
  524. ttype = epnum ? (ep->type[idx] >> 4) & 3 : 0;
  525. ep->timeout[dir] = musb_timeout(ttype,
  526. ep->type[idx] >> 6, ep->interval[idx]);
  527. ep->interrupt[dir] = ttype == USB_ENDPOINT_XFER_INT;
  528. ep->delayed_cb[dir] = cb;
  529. /* A wild guess on the FADDR semantics... */
  530. dev = usb_find_device(&s->port, ep->faddr[idx]);
  531. uep = usb_ep_get(dev, pid, ep->type[idx] & 0xf);
  532. usb_packet_setup(&ep->packey[dir].p, pid, uep,
  533. (dev->addr << 16) | (uep->nr << 8) | pid, false, true);
  534. usb_packet_addbuf(&ep->packey[dir].p, ep->buf[idx], len);
  535. ep->packey[dir].ep = ep;
  536. ep->packey[dir].dir = dir;
  537. usb_handle_packet(dev, &ep->packey[dir].p);
  538. if (ep->packey[dir].p.status == USB_RET_ASYNC) {
  539. usb_device_flush_ep_queue(dev, uep);
  540. ep->status[dir] = len;
  541. return;
  542. }
  543. if (ep->packey[dir].p.status == USB_RET_SUCCESS) {
  544. ep->status[dir] = ep->packey[dir].p.actual_length;
  545. } else {
  546. ep->status[dir] = ep->packey[dir].p.status;
  547. }
  548. musb_schedule_cb(&s->port, &ep->packey[dir].p);
  549. }
  550. static void musb_tx_packet_complete(USBPacket *packey, void *opaque)
  551. {
  552. /* Unfortunately we can't use packey->devep because that's the remote
  553. * endpoint number and may be different than our local. */
  554. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  555. int epnum = ep->epnum;
  556. MUSBState *s = ep->musb;
  557. ep->fifostart[0] = 0;
  558. ep->fifolen[0] = 0;
  559. #ifdef CLEAR_NAK
  560. if (ep->status[0] != USB_RET_NAK) {
  561. #endif
  562. if (epnum)
  563. ep->csr[0] &= ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  564. else
  565. ep->csr[0] &= ~MGC_M_CSR0_TXPKTRDY;
  566. #ifdef CLEAR_NAK
  567. }
  568. #endif
  569. /* Clear all of the error bits first */
  570. if (epnum)
  571. ep->csr[0] &= ~(MGC_M_TXCSR_H_ERROR | MGC_M_TXCSR_H_RXSTALL |
  572. MGC_M_TXCSR_H_NAKTIMEOUT);
  573. else
  574. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  575. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  576. if (ep->status[0] == USB_RET_STALL) {
  577. /* Command not supported by target! */
  578. ep->status[0] = 0;
  579. if (epnum)
  580. ep->csr[0] |= MGC_M_TXCSR_H_RXSTALL;
  581. else
  582. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  583. }
  584. if (ep->status[0] == USB_RET_NAK) {
  585. ep->status[0] = 0;
  586. /* NAK timeouts are only generated in Bulk transfers and
  587. * Data-errors in Isochronous. */
  588. if (ep->interrupt[0]) {
  589. return;
  590. }
  591. if (epnum)
  592. ep->csr[0] |= MGC_M_TXCSR_H_NAKTIMEOUT;
  593. else
  594. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  595. }
  596. if (ep->status[0] < 0) {
  597. if (ep->status[0] == USB_RET_BABBLE)
  598. musb_intr_set(s, musb_irq_rst_babble, 1);
  599. /* Pretend we've tried three times already and failed (in
  600. * case of USB_TOKEN_SETUP). */
  601. if (epnum)
  602. ep->csr[0] |= MGC_M_TXCSR_H_ERROR;
  603. else
  604. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  605. musb_tx_intr_set(s, epnum, 1);
  606. return;
  607. }
  608. /* TODO: check len for over/underruns of an OUT packet? */
  609. #ifdef SETUPLEN_HACK
  610. if (!epnum && ep->packey[0].pid == USB_TOKEN_SETUP)
  611. s->setup_len = ep->packey[0].data[6];
  612. #endif
  613. /* In DMA mode: if no error, assert DMA request for this EP,
  614. * and skip the interrupt. */
  615. musb_tx_intr_set(s, epnum, 1);
  616. }
  617. static void musb_rx_packet_complete(USBPacket *packey, void *opaque)
  618. {
  619. /* Unfortunately we can't use packey->devep because that's the remote
  620. * endpoint number and may be different than our local. */
  621. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  622. int epnum = ep->epnum;
  623. MUSBState *s = ep->musb;
  624. ep->fifostart[1] = 0;
  625. ep->fifolen[1] = 0;
  626. #ifdef CLEAR_NAK
  627. if (ep->status[1] != USB_RET_NAK) {
  628. #endif
  629. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  630. if (!epnum)
  631. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  632. #ifdef CLEAR_NAK
  633. }
  634. #endif
  635. /* Clear all of the imaginable error bits first */
  636. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  637. MGC_M_RXCSR_DATAERROR);
  638. if (!epnum)
  639. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  640. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  641. if (ep->status[1] == USB_RET_STALL) {
  642. ep->status[1] = 0;
  643. ep->csr[1] |= MGC_M_RXCSR_H_RXSTALL;
  644. if (!epnum)
  645. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  646. }
  647. if (ep->status[1] == USB_RET_NAK) {
  648. ep->status[1] = 0;
  649. /* NAK timeouts are only generated in Bulk transfers and
  650. * Data-errors in Isochronous. */
  651. if (ep->interrupt[1])
  652. return musb_packet(s, ep, epnum, USB_TOKEN_IN,
  653. packey->iov.size, musb_rx_packet_complete, 1);
  654. ep->csr[1] |= MGC_M_RXCSR_DATAERROR;
  655. if (!epnum)
  656. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  657. }
  658. if (ep->status[1] < 0) {
  659. if (ep->status[1] == USB_RET_BABBLE) {
  660. musb_intr_set(s, musb_irq_rst_babble, 1);
  661. return;
  662. }
  663. /* Pretend we've tried three times already and failed (in
  664. * case of a control transfer). */
  665. ep->csr[1] |= MGC_M_RXCSR_H_ERROR;
  666. if (!epnum)
  667. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  668. musb_rx_intr_set(s, epnum, 1);
  669. return;
  670. }
  671. /* TODO: check len for over/underruns of an OUT packet? */
  672. /* TODO: perhaps make use of e->ext_size[1] here. */
  673. if (!(ep->csr[1] & (MGC_M_RXCSR_H_RXSTALL | MGC_M_RXCSR_DATAERROR))) {
  674. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  675. if (!epnum)
  676. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  677. ep->rxcount = ep->status[1]; /* XXX: MIN(packey->len, ep->maxp[1]); */
  678. /* In DMA mode: assert DMA request for this EP */
  679. }
  680. /* Only if DMA has not been asserted */
  681. musb_rx_intr_set(s, epnum, 1);
  682. }
  683. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev)
  684. {
  685. int ep, dir;
  686. for (ep = 0; ep < 16; ep++) {
  687. for (dir = 0; dir < 2; dir++) {
  688. if (!usb_packet_is_inflight(&s->ep[ep].packey[dir].p) ||
  689. s->ep[ep].packey[dir].p.ep->dev != dev) {
  690. continue;
  691. }
  692. usb_cancel_packet(&s->ep[ep].packey[dir].p);
  693. /* status updates needed here? */
  694. }
  695. }
  696. }
  697. static void musb_tx_rdy(MUSBState *s, int epnum)
  698. {
  699. MUSBEndPoint *ep = s->ep + epnum;
  700. int pid;
  701. int total, valid = 0;
  702. TRACE("start %d, len %d", ep->fifostart[0], ep->fifolen[0] );
  703. ep->fifostart[0] += ep->fifolen[0];
  704. ep->fifolen[0] = 0;
  705. /* XXX: how's the total size of the packet retrieved exactly in
  706. * the generic case? */
  707. total = ep->maxp[0] & 0x3ff;
  708. if (ep->ext_size[0]) {
  709. total = ep->ext_size[0];
  710. ep->ext_size[0] = 0;
  711. valid = 1;
  712. }
  713. /* If the packet is not fully ready yet, wait for a next segment. */
  714. if (epnum && (ep->fifostart[0]) < total)
  715. return;
  716. if (!valid)
  717. total = ep->fifostart[0];
  718. pid = USB_TOKEN_OUT;
  719. if (!epnum && (ep->csr[0] & MGC_M_CSR0_H_SETUPPKT)) {
  720. pid = USB_TOKEN_SETUP;
  721. if (total != 8) {
  722. TRACE("illegal SETUPPKT length of %i bytes", total);
  723. }
  724. /* Controller should retry SETUP packets three times on errors
  725. * but it doesn't make sense for us to do that. */
  726. }
  727. return musb_packet(s, ep, epnum, pid,
  728. total, musb_tx_packet_complete, 0);
  729. }
  730. static void musb_rx_req(MUSBState *s, int epnum)
  731. {
  732. MUSBEndPoint *ep = s->ep + epnum;
  733. int total;
  734. /* If we already have a packet, which didn't fit into the
  735. * 64 bytes of the FIFO, only move the FIFO start and return. (Obsolete) */
  736. if (ep->packey[1].p.pid == USB_TOKEN_IN && ep->status[1] >= 0 &&
  737. (ep->fifostart[1]) + ep->rxcount <
  738. ep->packey[1].p.iov.size) {
  739. TRACE("0x%08x, %d", ep->fifostart[1], ep->rxcount );
  740. ep->fifostart[1] += ep->rxcount;
  741. ep->fifolen[1] = 0;
  742. ep->rxcount = MIN(ep->packey[0].p.iov.size - (ep->fifostart[1]),
  743. ep->maxp[1]);
  744. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  745. if (!epnum)
  746. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  747. /* Clear all of the error bits first */
  748. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  749. MGC_M_RXCSR_DATAERROR);
  750. if (!epnum)
  751. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  752. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  753. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  754. if (!epnum)
  755. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  756. musb_rx_intr_set(s, epnum, 1);
  757. return;
  758. }
  759. /* The driver sets maxp[1] to 64 or less because it knows the hardware
  760. * FIFO is this deep. Bigger packets get split in
  761. * usb_generic_handle_packet but we can also do the splitting locally
  762. * for performance. It turns out we can also have a bigger FIFO and
  763. * ignore the limit set in ep->maxp[1]. The Linux MUSB driver deals
  764. * OK with single packets of even 32KB and we avoid splitting, however
  765. * usb_msd.c sometimes sends a packet bigger than what Linux expects
  766. * (e.g. 8192 bytes instead of 4096) and we get an OVERRUN. Splitting
  767. * hides this overrun from Linux. Up to 4096 everything is fine
  768. * though. Currently this is disabled.
  769. *
  770. * XXX: mind ep->fifosize. */
  771. total = MIN(ep->maxp[1] & 0x3ff, sizeof(s->buf));
  772. #ifdef SETUPLEN_HACK
  773. /* Why should *we* do that instead of Linux? */
  774. if (!epnum) {
  775. if (ep->packey[0].p.devaddr == 2) {
  776. total = MIN(s->setup_len, 8);
  777. } else {
  778. total = MIN(s->setup_len, 64);
  779. }
  780. s->setup_len -= total;
  781. }
  782. #endif
  783. return musb_packet(s, ep, epnum, USB_TOKEN_IN,
  784. total, musb_rx_packet_complete, 1);
  785. }
  786. static uint8_t musb_read_fifo(MUSBEndPoint *ep)
  787. {
  788. uint8_t value;
  789. if (ep->fifolen[1] >= 64) {
  790. /* We have a FIFO underrun */
  791. TRACE("EP%d FIFO is now empty, stop reading", ep->epnum);
  792. return 0x00000000;
  793. }
  794. /* In DMA mode clear RXPKTRDY and set REQPKT automatically
  795. * (if AUTOREQ is set) */
  796. ep->csr[1] &= ~MGC_M_RXCSR_FIFOFULL;
  797. value=ep->buf[1][ep->fifostart[1] + ep->fifolen[1] ++];
  798. TRACE("EP%d 0x%02x, %d", ep->epnum, value, ep->fifolen[1] );
  799. return value;
  800. }
  801. static void musb_write_fifo(MUSBEndPoint *ep, uint8_t value)
  802. {
  803. TRACE("EP%d = %02x", ep->epnum, value);
  804. if (ep->fifolen[0] >= 64) {
  805. /* We have a FIFO overrun */
  806. TRACE("EP%d FIFO exceeded 64 bytes, stop feeding data", ep->epnum);
  807. return;
  808. }
  809. ep->buf[0][ep->fifostart[0] + ep->fifolen[0] ++] = value;
  810. ep->csr[0] |= MGC_M_TXCSR_FIFONOTEMPTY;
  811. }
  812. static void musb_ep_frame_cancel(MUSBEndPoint *ep, int dir)
  813. {
  814. if (ep->intv_timer[dir])
  815. qemu_del_timer(ep->intv_timer[dir]);
  816. }
  817. /* Bus control */
  818. static uint8_t musb_busctl_readb(void *opaque, int ep, int addr)
  819. {
  820. MUSBState *s = (MUSBState *) opaque;
  821. switch (addr) {
  822. /* For USB2.0 HS hubs only */
  823. case MUSB_HDRC_TXHUBADDR:
  824. return s->ep[ep].haddr[0];
  825. case MUSB_HDRC_TXHUBPORT:
  826. return s->ep[ep].hport[0];
  827. case MUSB_HDRC_RXHUBADDR:
  828. return s->ep[ep].haddr[1];
  829. case MUSB_HDRC_RXHUBPORT:
  830. return s->ep[ep].hport[1];
  831. default:
  832. TRACE("unknown register 0x%02x", addr);
  833. return 0x00;
  834. };
  835. }
  836. static void musb_busctl_writeb(void *opaque, int ep, int addr, uint8_t value)
  837. {
  838. MUSBState *s = (MUSBState *) opaque;
  839. switch (addr) {
  840. case MUSB_HDRC_TXFUNCADDR:
  841. s->ep[ep].faddr[0] = value;
  842. break;
  843. case MUSB_HDRC_RXFUNCADDR:
  844. s->ep[ep].faddr[1] = value;
  845. break;
  846. case MUSB_HDRC_TXHUBADDR:
  847. s->ep[ep].haddr[0] = value;
  848. break;
  849. case MUSB_HDRC_TXHUBPORT:
  850. s->ep[ep].hport[0] = value;
  851. break;
  852. case MUSB_HDRC_RXHUBADDR:
  853. s->ep[ep].haddr[1] = value;
  854. break;
  855. case MUSB_HDRC_RXHUBPORT:
  856. s->ep[ep].hport[1] = value;
  857. break;
  858. default:
  859. TRACE("unknown register 0x%02x", addr);
  860. break;
  861. };
  862. }
  863. static uint16_t musb_busctl_readh(void *opaque, int ep, int addr)
  864. {
  865. MUSBState *s = (MUSBState *) opaque;
  866. switch (addr) {
  867. case MUSB_HDRC_TXFUNCADDR:
  868. return s->ep[ep].faddr[0];
  869. case MUSB_HDRC_RXFUNCADDR:
  870. return s->ep[ep].faddr[1];
  871. default:
  872. return musb_busctl_readb(s, ep, addr) |
  873. (musb_busctl_readb(s, ep, addr | 1) << 8);
  874. };
  875. }
  876. static void musb_busctl_writeh(void *opaque, int ep, int addr, uint16_t value)
  877. {
  878. MUSBState *s = (MUSBState *) opaque;
  879. switch (addr) {
  880. case MUSB_HDRC_TXFUNCADDR:
  881. s->ep[ep].faddr[0] = value;
  882. break;
  883. case MUSB_HDRC_RXFUNCADDR:
  884. s->ep[ep].faddr[1] = value;
  885. break;
  886. default:
  887. musb_busctl_writeb(s, ep, addr, value & 0xff);
  888. musb_busctl_writeb(s, ep, addr | 1, value >> 8);
  889. };
  890. }
  891. /* Endpoint control */
  892. static uint8_t musb_ep_readb(void *opaque, int ep, int addr)
  893. {
  894. MUSBState *s = (MUSBState *) opaque;
  895. switch (addr) {
  896. case MUSB_HDRC_TXTYPE:
  897. return s->ep[ep].type[0];
  898. case MUSB_HDRC_TXINTERVAL:
  899. return s->ep[ep].interval[0];
  900. case MUSB_HDRC_RXTYPE:
  901. return s->ep[ep].type[1];
  902. case MUSB_HDRC_RXINTERVAL:
  903. return s->ep[ep].interval[1];
  904. case (MUSB_HDRC_FIFOSIZE & ~1):
  905. return 0x00;
  906. case MUSB_HDRC_FIFOSIZE:
  907. return ep ? s->ep[ep].fifosize : s->ep[ep].config;
  908. case MUSB_HDRC_RXCOUNT:
  909. return s->ep[ep].rxcount;
  910. default:
  911. TRACE("unknown register 0x%02x", addr);
  912. return 0x00;
  913. };
  914. }
  915. static void musb_ep_writeb(void *opaque, int ep, int addr, uint8_t value)
  916. {
  917. MUSBState *s = (MUSBState *) opaque;
  918. switch (addr) {
  919. case MUSB_HDRC_TXTYPE:
  920. s->ep[ep].type[0] = value;
  921. break;
  922. case MUSB_HDRC_TXINTERVAL:
  923. s->ep[ep].interval[0] = value;
  924. musb_ep_frame_cancel(&s->ep[ep], 0);
  925. break;
  926. case MUSB_HDRC_RXTYPE:
  927. s->ep[ep].type[1] = value;
  928. break;
  929. case MUSB_HDRC_RXINTERVAL:
  930. s->ep[ep].interval[1] = value;
  931. musb_ep_frame_cancel(&s->ep[ep], 1);
  932. break;
  933. case (MUSB_HDRC_FIFOSIZE & ~1):
  934. break;
  935. case MUSB_HDRC_FIFOSIZE:
  936. TRACE("somebody messes with fifosize (now %i bytes)", value);
  937. s->ep[ep].fifosize = value;
  938. break;
  939. default:
  940. TRACE("unknown register 0x%02x", addr);
  941. break;
  942. };
  943. }
  944. static uint16_t musb_ep_readh(void *opaque, int ep, int addr)
  945. {
  946. MUSBState *s = (MUSBState *) opaque;
  947. uint16_t ret;
  948. switch (addr) {
  949. case MUSB_HDRC_TXMAXP:
  950. return s->ep[ep].maxp[0];
  951. case MUSB_HDRC_TXCSR:
  952. return s->ep[ep].csr[0];
  953. case MUSB_HDRC_RXMAXP:
  954. return s->ep[ep].maxp[1];
  955. case MUSB_HDRC_RXCSR:
  956. ret = s->ep[ep].csr[1];
  957. /* TODO: This and other bits probably depend on
  958. * ep->csr[1] & MGC_M_RXCSR_AUTOCLEAR. */
  959. if (s->ep[ep].csr[1] & MGC_M_RXCSR_AUTOCLEAR)
  960. s->ep[ep].csr[1] &= ~MGC_M_RXCSR_RXPKTRDY;
  961. return ret;
  962. case MUSB_HDRC_RXCOUNT:
  963. return s->ep[ep].rxcount;
  964. default:
  965. return musb_ep_readb(s, ep, addr) |
  966. (musb_ep_readb(s, ep, addr | 1) << 8);
  967. };
  968. }
  969. static void musb_ep_writeh(void *opaque, int ep, int addr, uint16_t value)
  970. {
  971. MUSBState *s = (MUSBState *) opaque;
  972. switch (addr) {
  973. case MUSB_HDRC_TXMAXP:
  974. s->ep[ep].maxp[0] = value;
  975. break;
  976. case MUSB_HDRC_TXCSR:
  977. if (ep) {
  978. s->ep[ep].csr[0] &= value & 0xa6;
  979. s->ep[ep].csr[0] |= value & 0xff59;
  980. } else {
  981. s->ep[ep].csr[0] &= value & 0x85;
  982. s->ep[ep].csr[0] |= value & 0xf7a;
  983. }
  984. musb_ep_frame_cancel(&s->ep[ep], 0);
  985. if ((ep && (value & MGC_M_TXCSR_FLUSHFIFO)) ||
  986. (!ep && (value & MGC_M_CSR0_FLUSHFIFO))) {
  987. s->ep[ep].fifolen[0] = 0;
  988. s->ep[ep].fifostart[0] = 0;
  989. if (ep)
  990. s->ep[ep].csr[0] &=
  991. ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  992. else
  993. s->ep[ep].csr[0] &=
  994. ~(MGC_M_CSR0_TXPKTRDY | MGC_M_CSR0_RXPKTRDY);
  995. }
  996. if (
  997. (ep &&
  998. #ifdef CLEAR_NAK
  999. (value & MGC_M_TXCSR_TXPKTRDY) &&
  1000. !(value & MGC_M_TXCSR_H_NAKTIMEOUT)) ||
  1001. #else
  1002. (value & MGC_M_TXCSR_TXPKTRDY)) ||
  1003. #endif
  1004. (!ep &&
  1005. #ifdef CLEAR_NAK
  1006. (value & MGC_M_CSR0_TXPKTRDY) &&
  1007. !(value & MGC_M_CSR0_H_NAKTIMEOUT)))
  1008. #else
  1009. (value & MGC_M_CSR0_TXPKTRDY)))
  1010. #endif
  1011. musb_tx_rdy(s, ep);
  1012. if (!ep &&
  1013. (value & MGC_M_CSR0_H_REQPKT) &&
  1014. #ifdef CLEAR_NAK
  1015. !(value & (MGC_M_CSR0_H_NAKTIMEOUT |
  1016. MGC_M_CSR0_RXPKTRDY)))
  1017. #else
  1018. !(value & MGC_M_CSR0_RXPKTRDY))
  1019. #endif
  1020. musb_rx_req(s, ep);
  1021. break;
  1022. case MUSB_HDRC_RXMAXP:
  1023. s->ep[ep].maxp[1] = value;
  1024. break;
  1025. case MUSB_HDRC_RXCSR:
  1026. /* (DMA mode only) */
  1027. if (
  1028. (value & MGC_M_RXCSR_H_AUTOREQ) &&
  1029. !(value & MGC_M_RXCSR_RXPKTRDY) &&
  1030. (s->ep[ep].csr[1] & MGC_M_RXCSR_RXPKTRDY))
  1031. value |= MGC_M_RXCSR_H_REQPKT;
  1032. s->ep[ep].csr[1] &= 0x102 | (value & 0x4d);
  1033. s->ep[ep].csr[1] |= value & 0xfeb0;
  1034. musb_ep_frame_cancel(&s->ep[ep], 1);
  1035. if (value & MGC_M_RXCSR_FLUSHFIFO) {
  1036. s->ep[ep].fifolen[1] = 0;
  1037. s->ep[ep].fifostart[1] = 0;
  1038. s->ep[ep].csr[1] &= ~(MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY);
  1039. /* If double buffering and we have two packets ready, flush
  1040. * only the first one and set up the fifo at the second packet. */
  1041. }
  1042. #ifdef CLEAR_NAK
  1043. if ((value & MGC_M_RXCSR_H_REQPKT) && !(value & MGC_M_RXCSR_DATAERROR))
  1044. #else
  1045. if (value & MGC_M_RXCSR_H_REQPKT)
  1046. #endif
  1047. musb_rx_req(s, ep);
  1048. break;
  1049. case MUSB_HDRC_RXCOUNT:
  1050. s->ep[ep].rxcount = value;
  1051. break;
  1052. default:
  1053. musb_ep_writeb(s, ep, addr, value & 0xff);
  1054. musb_ep_writeb(s, ep, addr | 1, value >> 8);
  1055. };
  1056. }
  1057. /* Generic control */
  1058. static uint32_t musb_readb(void *opaque, hwaddr addr)
  1059. {
  1060. MUSBState *s = (MUSBState *) opaque;
  1061. int ep, i;
  1062. uint8_t ret;
  1063. switch (addr) {
  1064. case MUSB_HDRC_FADDR:
  1065. return s->faddr;
  1066. case MUSB_HDRC_POWER:
  1067. return s->power;
  1068. case MUSB_HDRC_INTRUSB:
  1069. ret = s->intr;
  1070. for (i = 0; i < sizeof(ret) * 8; i ++)
  1071. if (ret & (1 << i))
  1072. musb_intr_set(s, i, 0);
  1073. return ret;
  1074. case MUSB_HDRC_INTRUSBE:
  1075. return s->mask;
  1076. case MUSB_HDRC_INDEX:
  1077. return s->idx;
  1078. case MUSB_HDRC_TESTMODE:
  1079. return 0x00;
  1080. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1081. return musb_ep_readb(s, s->idx, addr & 0xf);
  1082. case MUSB_HDRC_DEVCTL:
  1083. return s->devctl;
  1084. case MUSB_HDRC_TXFIFOSZ:
  1085. case MUSB_HDRC_RXFIFOSZ:
  1086. case MUSB_HDRC_VCTRL:
  1087. /* TODO */
  1088. return 0x00;
  1089. case MUSB_HDRC_HWVERS:
  1090. return (1 << 10) | 400;
  1091. case (MUSB_HDRC_VCTRL | 1):
  1092. case (MUSB_HDRC_HWVERS | 1):
  1093. case (MUSB_HDRC_DEVCTL | 1):
  1094. return 0x00;
  1095. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1096. ep = (addr >> 3) & 0xf;
  1097. return musb_busctl_readb(s, ep, addr & 0x7);
  1098. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1099. ep = (addr >> 4) & 0xf;
  1100. return musb_ep_readb(s, ep, addr & 0xf);
  1101. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1102. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1103. return musb_read_fifo(s->ep + ep);
  1104. default:
  1105. TRACE("unknown register 0x%02x", (int) addr);
  1106. return 0x00;
  1107. };
  1108. }
  1109. static void musb_writeb(void *opaque, hwaddr addr, uint32_t value)
  1110. {
  1111. MUSBState *s = (MUSBState *) opaque;
  1112. int ep;
  1113. switch (addr) {
  1114. case MUSB_HDRC_FADDR:
  1115. s->faddr = value & 0x7f;
  1116. break;
  1117. case MUSB_HDRC_POWER:
  1118. s->power = (value & 0xef) | (s->power & 0x10);
  1119. /* MGC_M_POWER_RESET is also read-only in Peripheral Mode */
  1120. if ((value & MGC_M_POWER_RESET) && s->port.dev) {
  1121. usb_device_reset(s->port.dev);
  1122. /* Negotiate high-speed operation if MGC_M_POWER_HSENAB is set. */
  1123. if ((value & MGC_M_POWER_HSENAB) &&
  1124. s->port.dev->speed == USB_SPEED_HIGH)
  1125. s->power |= MGC_M_POWER_HSMODE; /* Success */
  1126. /* Restart frame counting. */
  1127. }
  1128. if (value & MGC_M_POWER_SUSPENDM) {
  1129. /* When all transfers finish, suspend and if MGC_M_POWER_ENSUSPEND
  1130. * is set, also go into low power mode. Frame counting stops. */
  1131. /* XXX: Cleared when the interrupt register is read */
  1132. }
  1133. if (value & MGC_M_POWER_RESUME) {
  1134. /* Wait 20ms and signal resuming on the bus. Frame counting
  1135. * restarts. */
  1136. }
  1137. break;
  1138. case MUSB_HDRC_INTRUSB:
  1139. break;
  1140. case MUSB_HDRC_INTRUSBE:
  1141. s->mask = value & 0xff;
  1142. break;
  1143. case MUSB_HDRC_INDEX:
  1144. s->idx = value & 0xf;
  1145. break;
  1146. case MUSB_HDRC_TESTMODE:
  1147. break;
  1148. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1149. musb_ep_writeb(s, s->idx, addr & 0xf, value);
  1150. break;
  1151. case MUSB_HDRC_DEVCTL:
  1152. s->session = !!(value & MGC_M_DEVCTL_SESSION);
  1153. musb_session_update(s,
  1154. !!s->port.dev,
  1155. !!(s->devctl & MGC_M_DEVCTL_SESSION));
  1156. /* It seems this is the only R/W bit in this register? */
  1157. s->devctl &= ~MGC_M_DEVCTL_SESSION;
  1158. s->devctl |= value & MGC_M_DEVCTL_SESSION;
  1159. break;
  1160. case MUSB_HDRC_TXFIFOSZ:
  1161. case MUSB_HDRC_RXFIFOSZ:
  1162. case MUSB_HDRC_VCTRL:
  1163. /* TODO */
  1164. break;
  1165. case (MUSB_HDRC_VCTRL | 1):
  1166. case (MUSB_HDRC_DEVCTL | 1):
  1167. break;
  1168. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1169. ep = (addr >> 3) & 0xf;
  1170. musb_busctl_writeb(s, ep, addr & 0x7, value);
  1171. break;
  1172. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1173. ep = (addr >> 4) & 0xf;
  1174. musb_ep_writeb(s, ep, addr & 0xf, value);
  1175. break;
  1176. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1177. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1178. musb_write_fifo(s->ep + ep, value & 0xff);
  1179. break;
  1180. default:
  1181. TRACE("unknown register 0x%02x", (int) addr);
  1182. break;
  1183. };
  1184. }
  1185. static uint32_t musb_readh(void *opaque, hwaddr addr)
  1186. {
  1187. MUSBState *s = (MUSBState *) opaque;
  1188. int ep, i;
  1189. uint16_t ret;
  1190. switch (addr) {
  1191. case MUSB_HDRC_INTRTX:
  1192. ret = s->tx_intr;
  1193. /* Auto clear */
  1194. for (i = 0; i < sizeof(ret) * 8; i ++)
  1195. if (ret & (1 << i))
  1196. musb_tx_intr_set(s, i, 0);
  1197. return ret;
  1198. case MUSB_HDRC_INTRRX:
  1199. ret = s->rx_intr;
  1200. /* Auto clear */
  1201. for (i = 0; i < sizeof(ret) * 8; i ++)
  1202. if (ret & (1 << i))
  1203. musb_rx_intr_set(s, i, 0);
  1204. return ret;
  1205. case MUSB_HDRC_INTRTXE:
  1206. return s->tx_mask;
  1207. case MUSB_HDRC_INTRRXE:
  1208. return s->rx_mask;
  1209. case MUSB_HDRC_FRAME:
  1210. /* TODO */
  1211. return 0x0000;
  1212. case MUSB_HDRC_TXFIFOADDR:
  1213. return s->ep[s->idx].fifoaddr[0];
  1214. case MUSB_HDRC_RXFIFOADDR:
  1215. return s->ep[s->idx].fifoaddr[1];
  1216. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1217. return musb_ep_readh(s, s->idx, addr & 0xf);
  1218. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1219. ep = (addr >> 3) & 0xf;
  1220. return musb_busctl_readh(s, ep, addr & 0x7);
  1221. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1222. ep = (addr >> 4) & 0xf;
  1223. return musb_ep_readh(s, ep, addr & 0xf);
  1224. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1225. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1226. return (musb_read_fifo(s->ep + ep) | musb_read_fifo(s->ep + ep) << 8);
  1227. default:
  1228. return musb_readb(s, addr) | (musb_readb(s, addr | 1) << 8);
  1229. };
  1230. }
  1231. static void musb_writeh(void *opaque, hwaddr addr, uint32_t value)
  1232. {
  1233. MUSBState *s = (MUSBState *) opaque;
  1234. int ep;
  1235. switch (addr) {
  1236. case MUSB_HDRC_INTRTXE:
  1237. s->tx_mask = value;
  1238. /* XXX: the masks seem to apply on the raising edge like with
  1239. * edge-triggered interrupts, thus no need to update. I may be
  1240. * wrong though. */
  1241. break;
  1242. case MUSB_HDRC_INTRRXE:
  1243. s->rx_mask = value;
  1244. break;
  1245. case MUSB_HDRC_FRAME:
  1246. /* TODO */
  1247. break;
  1248. case MUSB_HDRC_TXFIFOADDR:
  1249. s->ep[s->idx].fifoaddr[0] = value;
  1250. s->ep[s->idx].buf[0] =
  1251. s->buf + ((value << 3) & 0x7ff );
  1252. break;
  1253. case MUSB_HDRC_RXFIFOADDR:
  1254. s->ep[s->idx].fifoaddr[1] = value;
  1255. s->ep[s->idx].buf[1] =
  1256. s->buf + ((value << 3) & 0x7ff);
  1257. break;
  1258. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1259. musb_ep_writeh(s, s->idx, addr & 0xf, value);
  1260. break;
  1261. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1262. ep = (addr >> 3) & 0xf;
  1263. musb_busctl_writeh(s, ep, addr & 0x7, value);
  1264. break;
  1265. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1266. ep = (addr >> 4) & 0xf;
  1267. musb_ep_writeh(s, ep, addr & 0xf, value);
  1268. break;
  1269. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1270. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1271. musb_write_fifo(s->ep + ep, value & 0xff);
  1272. musb_write_fifo(s->ep + ep, (value >> 8) & 0xff);
  1273. break;
  1274. default:
  1275. musb_writeb(s, addr, value & 0xff);
  1276. musb_writeb(s, addr | 1, value >> 8);
  1277. };
  1278. }
  1279. static uint32_t musb_readw(void *opaque, hwaddr addr)
  1280. {
  1281. MUSBState *s = (MUSBState *) opaque;
  1282. int ep;
  1283. switch (addr) {
  1284. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1285. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1286. return ( musb_read_fifo(s->ep + ep) |
  1287. musb_read_fifo(s->ep + ep) << 8 |
  1288. musb_read_fifo(s->ep + ep) << 16 |
  1289. musb_read_fifo(s->ep + ep) << 24 );
  1290. default:
  1291. TRACE("unknown register 0x%02x", (int) addr);
  1292. return 0x00000000;
  1293. };
  1294. }
  1295. static void musb_writew(void *opaque, hwaddr addr, uint32_t value)
  1296. {
  1297. MUSBState *s = (MUSBState *) opaque;
  1298. int ep;
  1299. switch (addr) {
  1300. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1301. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1302. musb_write_fifo(s->ep + ep, value & 0xff);
  1303. musb_write_fifo(s->ep + ep, (value >> 8 ) & 0xff);
  1304. musb_write_fifo(s->ep + ep, (value >> 16) & 0xff);
  1305. musb_write_fifo(s->ep + ep, (value >> 24) & 0xff);
  1306. break;
  1307. default:
  1308. TRACE("unknown register 0x%02x", (int) addr);
  1309. break;
  1310. };
  1311. }
  1312. CPUReadMemoryFunc * const musb_read[] = {
  1313. musb_readb,
  1314. musb_readh,
  1315. musb_readw,
  1316. };
  1317. CPUWriteMemoryFunc * const musb_write[] = {
  1318. musb_writeb,
  1319. musb_writeh,
  1320. musb_writew,
  1321. };