2
0

tcx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. /*
  2. * QEMU TCX Frame buffer
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu-common.h"
  25. #include "ui/console.h"
  26. #include "ui/pixel_ops.h"
  27. #include "sysbus.h"
  28. #include "qdev-addr.h"
  29. #define MAXX 1024
  30. #define MAXY 768
  31. #define TCX_DAC_NREGS 16
  32. #define TCX_THC_NREGS_8 0x081c
  33. #define TCX_THC_NREGS_24 0x1000
  34. #define TCX_TEC_NREGS 0x1000
  35. typedef struct TCXState {
  36. SysBusDevice busdev;
  37. hwaddr addr;
  38. DisplayState *ds;
  39. uint8_t *vram;
  40. uint32_t *vram24, *cplane;
  41. MemoryRegion vram_mem;
  42. MemoryRegion vram_8bit;
  43. MemoryRegion vram_24bit;
  44. MemoryRegion vram_cplane;
  45. MemoryRegion dac;
  46. MemoryRegion tec;
  47. MemoryRegion thc24;
  48. MemoryRegion thc8;
  49. ram_addr_t vram24_offset, cplane_offset;
  50. uint32_t vram_size;
  51. uint32_t palette[256];
  52. uint8_t r[256], g[256], b[256];
  53. uint16_t width, height, depth;
  54. uint8_t dac_index, dac_state;
  55. } TCXState;
  56. static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
  57. Error **errp);
  58. static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
  59. Error **errp);
  60. static void tcx_set_dirty(TCXState *s)
  61. {
  62. memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
  63. }
  64. static void tcx24_set_dirty(TCXState *s)
  65. {
  66. memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4);
  67. memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4);
  68. }
  69. static void update_palette_entries(TCXState *s, int start, int end)
  70. {
  71. int i;
  72. for(i = start; i < end; i++) {
  73. switch(ds_get_bits_per_pixel(s->ds)) {
  74. default:
  75. case 8:
  76. s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
  77. break;
  78. case 15:
  79. s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
  80. break;
  81. case 16:
  82. s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
  83. break;
  84. case 32:
  85. if (is_surface_bgr(s->ds->surface))
  86. s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
  87. else
  88. s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
  89. break;
  90. }
  91. }
  92. if (s->depth == 24) {
  93. tcx24_set_dirty(s);
  94. } else {
  95. tcx_set_dirty(s);
  96. }
  97. }
  98. static void tcx_draw_line32(TCXState *s1, uint8_t *d,
  99. const uint8_t *s, int width)
  100. {
  101. int x;
  102. uint8_t val;
  103. uint32_t *p = (uint32_t *)d;
  104. for(x = 0; x < width; x++) {
  105. val = *s++;
  106. *p++ = s1->palette[val];
  107. }
  108. }
  109. static void tcx_draw_line16(TCXState *s1, uint8_t *d,
  110. const uint8_t *s, int width)
  111. {
  112. int x;
  113. uint8_t val;
  114. uint16_t *p = (uint16_t *)d;
  115. for(x = 0; x < width; x++) {
  116. val = *s++;
  117. *p++ = s1->palette[val];
  118. }
  119. }
  120. static void tcx_draw_line8(TCXState *s1, uint8_t *d,
  121. const uint8_t *s, int width)
  122. {
  123. int x;
  124. uint8_t val;
  125. for(x = 0; x < width; x++) {
  126. val = *s++;
  127. *d++ = s1->palette[val];
  128. }
  129. }
  130. /*
  131. XXX Could be much more optimal:
  132. * detect if line/page/whole screen is in 24 bit mode
  133. * if destination is also BGR, use memcpy
  134. */
  135. static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
  136. const uint8_t *s, int width,
  137. const uint32_t *cplane,
  138. const uint32_t *s24)
  139. {
  140. int x, bgr, r, g, b;
  141. uint8_t val, *p8;
  142. uint32_t *p = (uint32_t *)d;
  143. uint32_t dval;
  144. bgr = is_surface_bgr(s1->ds->surface);
  145. for(x = 0; x < width; x++, s++, s24++) {
  146. if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
  147. // 24-bit direct, BGR order
  148. p8 = (uint8_t *)s24;
  149. p8++;
  150. b = *p8++;
  151. g = *p8++;
  152. r = *p8;
  153. if (bgr)
  154. dval = rgb_to_pixel32bgr(r, g, b);
  155. else
  156. dval = rgb_to_pixel32(r, g, b);
  157. } else {
  158. val = *s;
  159. dval = s1->palette[val];
  160. }
  161. *p++ = dval;
  162. }
  163. }
  164. static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24,
  165. ram_addr_t cpage)
  166. {
  167. int ret;
  168. ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
  169. DIRTY_MEMORY_VGA);
  170. ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
  171. DIRTY_MEMORY_VGA);
  172. ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
  173. DIRTY_MEMORY_VGA);
  174. return ret;
  175. }
  176. static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
  177. ram_addr_t page_max, ram_addr_t page24,
  178. ram_addr_t cpage)
  179. {
  180. memory_region_reset_dirty(&ts->vram_mem,
  181. page_min, page_max + TARGET_PAGE_SIZE,
  182. DIRTY_MEMORY_VGA);
  183. memory_region_reset_dirty(&ts->vram_mem,
  184. page24 + page_min * 4,
  185. page24 + page_max * 4 + TARGET_PAGE_SIZE,
  186. DIRTY_MEMORY_VGA);
  187. memory_region_reset_dirty(&ts->vram_mem,
  188. cpage + page_min * 4,
  189. cpage + page_max * 4 + TARGET_PAGE_SIZE,
  190. DIRTY_MEMORY_VGA);
  191. }
  192. /* Fixed line length 1024 allows us to do nice tricks not possible on
  193. VGA... */
  194. static void tcx_update_display(void *opaque)
  195. {
  196. TCXState *ts = opaque;
  197. ram_addr_t page, page_min, page_max;
  198. int y, y_start, dd, ds;
  199. uint8_t *d, *s;
  200. void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
  201. if (ds_get_bits_per_pixel(ts->ds) == 0)
  202. return;
  203. page = 0;
  204. y_start = -1;
  205. page_min = -1;
  206. page_max = 0;
  207. d = ds_get_data(ts->ds);
  208. s = ts->vram;
  209. dd = ds_get_linesize(ts->ds);
  210. ds = 1024;
  211. switch (ds_get_bits_per_pixel(ts->ds)) {
  212. case 32:
  213. f = tcx_draw_line32;
  214. break;
  215. case 15:
  216. case 16:
  217. f = tcx_draw_line16;
  218. break;
  219. default:
  220. case 8:
  221. f = tcx_draw_line8;
  222. break;
  223. case 0:
  224. return;
  225. }
  226. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
  227. if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
  228. DIRTY_MEMORY_VGA)) {
  229. if (y_start < 0)
  230. y_start = y;
  231. if (page < page_min)
  232. page_min = page;
  233. if (page > page_max)
  234. page_max = page;
  235. f(ts, d, s, ts->width);
  236. d += dd;
  237. s += ds;
  238. f(ts, d, s, ts->width);
  239. d += dd;
  240. s += ds;
  241. f(ts, d, s, ts->width);
  242. d += dd;
  243. s += ds;
  244. f(ts, d, s, ts->width);
  245. d += dd;
  246. s += ds;
  247. } else {
  248. if (y_start >= 0) {
  249. /* flush to display */
  250. dpy_gfx_update(ts->ds, 0, y_start,
  251. ts->width, y - y_start);
  252. y_start = -1;
  253. }
  254. d += dd * 4;
  255. s += ds * 4;
  256. }
  257. }
  258. if (y_start >= 0) {
  259. /* flush to display */
  260. dpy_gfx_update(ts->ds, 0, y_start,
  261. ts->width, y - y_start);
  262. }
  263. /* reset modified pages */
  264. if (page_max >= page_min) {
  265. memory_region_reset_dirty(&ts->vram_mem,
  266. page_min, page_max + TARGET_PAGE_SIZE,
  267. DIRTY_MEMORY_VGA);
  268. }
  269. }
  270. static void tcx24_update_display(void *opaque)
  271. {
  272. TCXState *ts = opaque;
  273. ram_addr_t page, page_min, page_max, cpage, page24;
  274. int y, y_start, dd, ds;
  275. uint8_t *d, *s;
  276. uint32_t *cptr, *s24;
  277. if (ds_get_bits_per_pixel(ts->ds) != 32)
  278. return;
  279. page = 0;
  280. page24 = ts->vram24_offset;
  281. cpage = ts->cplane_offset;
  282. y_start = -1;
  283. page_min = -1;
  284. page_max = 0;
  285. d = ds_get_data(ts->ds);
  286. s = ts->vram;
  287. s24 = ts->vram24;
  288. cptr = ts->cplane;
  289. dd = ds_get_linesize(ts->ds);
  290. ds = 1024;
  291. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
  292. page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
  293. if (check_dirty(ts, page, page24, cpage)) {
  294. if (y_start < 0)
  295. y_start = y;
  296. if (page < page_min)
  297. page_min = page;
  298. if (page > page_max)
  299. page_max = page;
  300. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  301. d += dd;
  302. s += ds;
  303. cptr += ds;
  304. s24 += ds;
  305. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  306. d += dd;
  307. s += ds;
  308. cptr += ds;
  309. s24 += ds;
  310. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  311. d += dd;
  312. s += ds;
  313. cptr += ds;
  314. s24 += ds;
  315. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  316. d += dd;
  317. s += ds;
  318. cptr += ds;
  319. s24 += ds;
  320. } else {
  321. if (y_start >= 0) {
  322. /* flush to display */
  323. dpy_gfx_update(ts->ds, 0, y_start,
  324. ts->width, y - y_start);
  325. y_start = -1;
  326. }
  327. d += dd * 4;
  328. s += ds * 4;
  329. cptr += ds * 4;
  330. s24 += ds * 4;
  331. }
  332. }
  333. if (y_start >= 0) {
  334. /* flush to display */
  335. dpy_gfx_update(ts->ds, 0, y_start,
  336. ts->width, y - y_start);
  337. }
  338. /* reset modified pages */
  339. if (page_max >= page_min) {
  340. reset_dirty(ts, page_min, page_max, page24, cpage);
  341. }
  342. }
  343. static void tcx_invalidate_display(void *opaque)
  344. {
  345. TCXState *s = opaque;
  346. tcx_set_dirty(s);
  347. qemu_console_resize(s->ds, s->width, s->height);
  348. }
  349. static void tcx24_invalidate_display(void *opaque)
  350. {
  351. TCXState *s = opaque;
  352. tcx_set_dirty(s);
  353. tcx24_set_dirty(s);
  354. qemu_console_resize(s->ds, s->width, s->height);
  355. }
  356. static int vmstate_tcx_post_load(void *opaque, int version_id)
  357. {
  358. TCXState *s = opaque;
  359. update_palette_entries(s, 0, 256);
  360. if (s->depth == 24) {
  361. tcx24_set_dirty(s);
  362. } else {
  363. tcx_set_dirty(s);
  364. }
  365. return 0;
  366. }
  367. static const VMStateDescription vmstate_tcx = {
  368. .name ="tcx",
  369. .version_id = 4,
  370. .minimum_version_id = 4,
  371. .minimum_version_id_old = 4,
  372. .post_load = vmstate_tcx_post_load,
  373. .fields = (VMStateField []) {
  374. VMSTATE_UINT16(height, TCXState),
  375. VMSTATE_UINT16(width, TCXState),
  376. VMSTATE_UINT16(depth, TCXState),
  377. VMSTATE_BUFFER(r, TCXState),
  378. VMSTATE_BUFFER(g, TCXState),
  379. VMSTATE_BUFFER(b, TCXState),
  380. VMSTATE_UINT8(dac_index, TCXState),
  381. VMSTATE_UINT8(dac_state, TCXState),
  382. VMSTATE_END_OF_LIST()
  383. }
  384. };
  385. static void tcx_reset(DeviceState *d)
  386. {
  387. TCXState *s = container_of(d, TCXState, busdev.qdev);
  388. /* Initialize palette */
  389. memset(s->r, 0, 256);
  390. memset(s->g, 0, 256);
  391. memset(s->b, 0, 256);
  392. s->r[255] = s->g[255] = s->b[255] = 255;
  393. update_palette_entries(s, 0, 256);
  394. memset(s->vram, 0, MAXX*MAXY);
  395. memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
  396. DIRTY_MEMORY_VGA);
  397. s->dac_index = 0;
  398. s->dac_state = 0;
  399. }
  400. static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
  401. unsigned size)
  402. {
  403. return 0;
  404. }
  405. static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
  406. unsigned size)
  407. {
  408. TCXState *s = opaque;
  409. switch (addr) {
  410. case 0:
  411. s->dac_index = val >> 24;
  412. s->dac_state = 0;
  413. break;
  414. case 4:
  415. switch (s->dac_state) {
  416. case 0:
  417. s->r[s->dac_index] = val >> 24;
  418. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  419. s->dac_state++;
  420. break;
  421. case 1:
  422. s->g[s->dac_index] = val >> 24;
  423. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  424. s->dac_state++;
  425. break;
  426. case 2:
  427. s->b[s->dac_index] = val >> 24;
  428. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  429. s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
  430. default:
  431. s->dac_state = 0;
  432. break;
  433. }
  434. break;
  435. default:
  436. break;
  437. }
  438. }
  439. static const MemoryRegionOps tcx_dac_ops = {
  440. .read = tcx_dac_readl,
  441. .write = tcx_dac_writel,
  442. .endianness = DEVICE_NATIVE_ENDIAN,
  443. .valid = {
  444. .min_access_size = 4,
  445. .max_access_size = 4,
  446. },
  447. };
  448. static uint64_t dummy_readl(void *opaque, hwaddr addr,
  449. unsigned size)
  450. {
  451. return 0;
  452. }
  453. static void dummy_writel(void *opaque, hwaddr addr,
  454. uint64_t val, unsigned size)
  455. {
  456. }
  457. static const MemoryRegionOps dummy_ops = {
  458. .read = dummy_readl,
  459. .write = dummy_writel,
  460. .endianness = DEVICE_NATIVE_ENDIAN,
  461. .valid = {
  462. .min_access_size = 4,
  463. .max_access_size = 4,
  464. },
  465. };
  466. static int tcx_init1(SysBusDevice *dev)
  467. {
  468. TCXState *s = FROM_SYSBUS(TCXState, dev);
  469. ram_addr_t vram_offset = 0;
  470. int size;
  471. uint8_t *vram_base;
  472. memory_region_init_ram(&s->vram_mem, "tcx.vram",
  473. s->vram_size * (1 + 4 + 4));
  474. vmstate_register_ram_global(&s->vram_mem);
  475. vram_base = memory_region_get_ram_ptr(&s->vram_mem);
  476. /* 8-bit plane */
  477. s->vram = vram_base;
  478. size = s->vram_size;
  479. memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit",
  480. &s->vram_mem, vram_offset, size);
  481. sysbus_init_mmio(dev, &s->vram_8bit);
  482. vram_offset += size;
  483. vram_base += size;
  484. /* DAC */
  485. memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS);
  486. sysbus_init_mmio(dev, &s->dac);
  487. /* TEC (dummy) */
  488. memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS);
  489. sysbus_init_mmio(dev, &s->tec);
  490. /* THC: NetBSD writes here even with 8-bit display: dummy */
  491. memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24",
  492. TCX_THC_NREGS_24);
  493. sysbus_init_mmio(dev, &s->thc24);
  494. if (s->depth == 24) {
  495. /* 24-bit plane */
  496. size = s->vram_size * 4;
  497. s->vram24 = (uint32_t *)vram_base;
  498. s->vram24_offset = vram_offset;
  499. memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit",
  500. &s->vram_mem, vram_offset, size);
  501. sysbus_init_mmio(dev, &s->vram_24bit);
  502. vram_offset += size;
  503. vram_base += size;
  504. /* Control plane */
  505. size = s->vram_size * 4;
  506. s->cplane = (uint32_t *)vram_base;
  507. s->cplane_offset = vram_offset;
  508. memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane",
  509. &s->vram_mem, vram_offset, size);
  510. sysbus_init_mmio(dev, &s->vram_cplane);
  511. s->ds = graphic_console_init(tcx24_update_display,
  512. tcx24_invalidate_display,
  513. tcx24_screen_dump, NULL, s);
  514. } else {
  515. /* THC 8 bit (dummy) */
  516. memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8",
  517. TCX_THC_NREGS_8);
  518. sysbus_init_mmio(dev, &s->thc8);
  519. s->ds = graphic_console_init(tcx_update_display,
  520. tcx_invalidate_display,
  521. tcx_screen_dump, NULL, s);
  522. }
  523. qemu_console_resize(s->ds, s->width, s->height);
  524. return 0;
  525. }
  526. static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
  527. Error **errp)
  528. {
  529. TCXState *s = opaque;
  530. FILE *f;
  531. uint8_t *d, *d1, v;
  532. int ret, y, x;
  533. f = fopen(filename, "wb");
  534. if (!f) {
  535. error_setg(errp, "failed to open file '%s': %s", filename,
  536. strerror(errno));
  537. return;
  538. }
  539. ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  540. if (ret < 0) {
  541. goto write_err;
  542. }
  543. d1 = s->vram;
  544. for(y = 0; y < s->height; y++) {
  545. d = d1;
  546. for(x = 0; x < s->width; x++) {
  547. v = *d;
  548. ret = fputc(s->r[v], f);
  549. if (ret == EOF) {
  550. goto write_err;
  551. }
  552. ret = fputc(s->g[v], f);
  553. if (ret == EOF) {
  554. goto write_err;
  555. }
  556. ret = fputc(s->b[v], f);
  557. if (ret == EOF) {
  558. goto write_err;
  559. }
  560. d++;
  561. }
  562. d1 += MAXX;
  563. }
  564. out:
  565. fclose(f);
  566. return;
  567. write_err:
  568. error_setg(errp, "failed to write to file '%s': %s", filename,
  569. strerror(errno));
  570. unlink(filename);
  571. goto out;
  572. }
  573. static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
  574. Error **errp)
  575. {
  576. TCXState *s = opaque;
  577. FILE *f;
  578. uint8_t *d, *d1, v;
  579. uint32_t *s24, *cptr, dval;
  580. int ret, y, x;
  581. f = fopen(filename, "wb");
  582. if (!f) {
  583. error_setg(errp, "failed to open file '%s': %s", filename,
  584. strerror(errno));
  585. return;
  586. }
  587. ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  588. if (ret < 0) {
  589. goto write_err;
  590. }
  591. d1 = s->vram;
  592. s24 = s->vram24;
  593. cptr = s->cplane;
  594. for(y = 0; y < s->height; y++) {
  595. d = d1;
  596. for(x = 0; x < s->width; x++, d++, s24++) {
  597. if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
  598. dval = *s24 & 0x00ffffff;
  599. ret = fputc((dval >> 16) & 0xff, f);
  600. if (ret == EOF) {
  601. goto write_err;
  602. }
  603. ret = fputc((dval >> 8) & 0xff, f);
  604. if (ret == EOF) {
  605. goto write_err;
  606. }
  607. ret = fputc(dval & 0xff, f);
  608. if (ret == EOF) {
  609. goto write_err;
  610. }
  611. } else {
  612. v = *d;
  613. ret = fputc(s->r[v], f);
  614. if (ret == EOF) {
  615. goto write_err;
  616. }
  617. ret = fputc(s->g[v], f);
  618. if (ret == EOF) {
  619. goto write_err;
  620. }
  621. ret = fputc(s->b[v], f);
  622. if (ret == EOF) {
  623. goto write_err;
  624. }
  625. }
  626. }
  627. d1 += MAXX;
  628. }
  629. out:
  630. fclose(f);
  631. return;
  632. write_err:
  633. error_setg(errp, "failed to write to file '%s': %s", filename,
  634. strerror(errno));
  635. unlink(filename);
  636. goto out;
  637. }
  638. static Property tcx_properties[] = {
  639. DEFINE_PROP_TADDR("addr", TCXState, addr, -1),
  640. DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1),
  641. DEFINE_PROP_UINT16("width", TCXState, width, -1),
  642. DEFINE_PROP_UINT16("height", TCXState, height, -1),
  643. DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
  644. DEFINE_PROP_END_OF_LIST(),
  645. };
  646. static void tcx_class_init(ObjectClass *klass, void *data)
  647. {
  648. DeviceClass *dc = DEVICE_CLASS(klass);
  649. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  650. k->init = tcx_init1;
  651. dc->reset = tcx_reset;
  652. dc->vmsd = &vmstate_tcx;
  653. dc->props = tcx_properties;
  654. }
  655. static const TypeInfo tcx_info = {
  656. .name = "SUNW,tcx",
  657. .parent = TYPE_SYS_BUS_DEVICE,
  658. .instance_size = sizeof(TCXState),
  659. .class_init = tcx_class_init,
  660. };
  661. static void tcx_register_types(void)
  662. {
  663. type_register_static(&tcx_info);
  664. }
  665. type_init(tcx_register_types)