2
0

spapr_pci.h 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * QEMU SPAPR PCI BUS definitions
  3. *
  4. * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #if !defined(__HW_SPAPR_H__)
  20. #error Please include spapr.h before this file!
  21. #endif
  22. #if !defined(__HW_SPAPR_PCI_H__)
  23. #define __HW_SPAPR_PCI_H__
  24. #include "hw/pci/pci.h"
  25. #include "hw/pci/pci_host.h"
  26. #include "hw/xics.h"
  27. #define SPAPR_MSIX_MAX_DEVS 32
  28. #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
  29. #define SPAPR_PCI_HOST_BRIDGE(obj) \
  30. OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
  31. typedef struct sPAPRPHBState {
  32. PCIHostState parent_obj;
  33. int32_t index;
  34. uint64_t buid;
  35. char *busname;
  36. char *dtbusname;
  37. MemoryRegion memspace, iospace;
  38. hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
  39. hwaddr msi_win_addr;
  40. MemoryRegion memwindow, iowindow, msiwindow;
  41. uint32_t dma_liobn;
  42. uint64_t dma_window_start;
  43. uint64_t dma_window_size;
  44. DMAContext *dma;
  45. struct {
  46. uint32_t irq;
  47. } lsi_table[PCI_NUM_PINS];
  48. struct {
  49. uint32_t config_addr;
  50. uint32_t irq;
  51. int nvec;
  52. } msi_table[SPAPR_MSIX_MAX_DEVS];
  53. QLIST_ENTRY(sPAPRPHBState) list;
  54. } sPAPRPHBState;
  55. #define SPAPR_PCI_BASE_BUID 0x800000020000000ULL
  56. #define SPAPR_PCI_WINDOW_BASE 0x10000000000ULL
  57. #define SPAPR_PCI_WINDOW_SPACING 0x1000000000ULL
  58. #define SPAPR_PCI_MMIO_WIN_OFF 0xA0000000
  59. #define SPAPR_PCI_MMIO_WIN_SIZE 0x20000000
  60. #define SPAPR_PCI_IO_WIN_OFF 0x80000000
  61. #define SPAPR_PCI_IO_WIN_SIZE 0x10000
  62. #define SPAPR_PCI_MSI_WIN_OFF 0x90000000
  63. #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
  64. static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
  65. {
  66. return xics_get_qirq(spapr->icp, phb->lsi_table[pin].irq);
  67. }
  68. PCIHostState *spapr_create_phb(sPAPREnvironment *spapr, int index,
  69. const char *busname);
  70. int spapr_populate_pci_dt(sPAPRPHBState *phb,
  71. uint32_t xics_phandle,
  72. void *fdt);
  73. void spapr_pci_rtas_init(void);
  74. #endif /* __HW_SPAPR_PCI_H__ */