spapr_hcall.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. #include "sysemu/sysemu.h"
  2. #include "cpu.h"
  3. #include "sysemu/sysemu.h"
  4. #include "helper_regs.h"
  5. #include "hw/spapr.h"
  6. #define HPTES_PER_GROUP 8
  7. #define HPTE_V_SSIZE_SHIFT 62
  8. #define HPTE_V_AVPN_SHIFT 7
  9. #define HPTE_V_AVPN 0x3fffffffffffff80ULL
  10. #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT)
  11. #define HPTE_V_COMPARE(x, y) (!(((x) ^ (y)) & 0xffffffffffffff80UL))
  12. #define HPTE_V_BOLTED 0x0000000000000010ULL
  13. #define HPTE_V_LOCK 0x0000000000000008ULL
  14. #define HPTE_V_LARGE 0x0000000000000004ULL
  15. #define HPTE_V_SECONDARY 0x0000000000000002ULL
  16. #define HPTE_V_VALID 0x0000000000000001ULL
  17. #define HPTE_R_PP0 0x8000000000000000ULL
  18. #define HPTE_R_TS 0x4000000000000000ULL
  19. #define HPTE_R_KEY_HI 0x3000000000000000ULL
  20. #define HPTE_R_RPN_SHIFT 12
  21. #define HPTE_R_RPN 0x3ffffffffffff000ULL
  22. #define HPTE_R_FLAGS 0x00000000000003ffULL
  23. #define HPTE_R_PP 0x0000000000000003ULL
  24. #define HPTE_R_N 0x0000000000000004ULL
  25. #define HPTE_R_G 0x0000000000000008ULL
  26. #define HPTE_R_M 0x0000000000000010ULL
  27. #define HPTE_R_I 0x0000000000000020ULL
  28. #define HPTE_R_W 0x0000000000000040ULL
  29. #define HPTE_R_WIMG 0x0000000000000078ULL
  30. #define HPTE_R_C 0x0000000000000080ULL
  31. #define HPTE_R_R 0x0000000000000100ULL
  32. #define HPTE_R_KEY_LO 0x0000000000000e00ULL
  33. #define HPTE_V_1TB_SEG 0x4000000000000000ULL
  34. #define HPTE_V_VRMA_MASK 0x4001ffffff000000ULL
  35. static target_ulong compute_tlbie_rb(target_ulong v, target_ulong r,
  36. target_ulong pte_index)
  37. {
  38. target_ulong rb, va_low;
  39. rb = (v & ~0x7fULL) << 16; /* AVA field */
  40. va_low = pte_index >> 3;
  41. if (v & HPTE_V_SECONDARY) {
  42. va_low = ~va_low;
  43. }
  44. /* xor vsid from AVA */
  45. if (!(v & HPTE_V_1TB_SEG)) {
  46. va_low ^= v >> 12;
  47. } else {
  48. va_low ^= v >> 24;
  49. }
  50. va_low &= 0x7ff;
  51. if (v & HPTE_V_LARGE) {
  52. rb |= 1; /* L field */
  53. #if 0 /* Disable that P7 specific bit for now */
  54. if (r & 0xff000) {
  55. /* non-16MB large page, must be 64k */
  56. /* (masks depend on page size) */
  57. rb |= 0x1000; /* page encoding in LP field */
  58. rb |= (va_low & 0x7f) << 16; /* 7b of VA in AVA/LP field */
  59. rb |= (va_low & 0xfe); /* AVAL field */
  60. }
  61. #endif
  62. } else {
  63. /* 4kB page */
  64. rb |= (va_low & 0x7ff) << 12; /* remaining 11b of AVA */
  65. }
  66. rb |= (v >> 54) & 0x300; /* B field */
  67. return rb;
  68. }
  69. static target_ulong h_enter(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  70. target_ulong opcode, target_ulong *args)
  71. {
  72. CPUPPCState *env = &cpu->env;
  73. target_ulong flags = args[0];
  74. target_ulong pte_index = args[1];
  75. target_ulong pteh = args[2];
  76. target_ulong ptel = args[3];
  77. target_ulong page_shift = 12;
  78. target_ulong raddr;
  79. target_ulong i;
  80. uint8_t *hpte;
  81. /* only handle 4k and 16M pages for now */
  82. if (pteh & HPTE_V_LARGE) {
  83. #if 0 /* We don't support 64k pages yet */
  84. if ((ptel & 0xf000) == 0x1000) {
  85. /* 64k page */
  86. } else
  87. #endif
  88. if ((ptel & 0xff000) == 0) {
  89. /* 16M page */
  90. page_shift = 24;
  91. /* lowest AVA bit must be 0 for 16M pages */
  92. if (pteh & 0x80) {
  93. return H_PARAMETER;
  94. }
  95. } else {
  96. return H_PARAMETER;
  97. }
  98. }
  99. raddr = (ptel & HPTE_R_RPN) & ~((1ULL << page_shift) - 1);
  100. if (raddr < spapr->ram_limit) {
  101. /* Regular RAM - should have WIMG=0010 */
  102. if ((ptel & HPTE_R_WIMG) != HPTE_R_M) {
  103. return H_PARAMETER;
  104. }
  105. } else {
  106. /* Looks like an IO address */
  107. /* FIXME: What WIMG combinations could be sensible for IO?
  108. * For now we allow WIMG=010x, but are there others? */
  109. /* FIXME: Should we check against registered IO addresses? */
  110. if ((ptel & (HPTE_R_W | HPTE_R_I | HPTE_R_M)) != HPTE_R_I) {
  111. return H_PARAMETER;
  112. }
  113. }
  114. pteh &= ~0x60ULL;
  115. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  116. return H_PARAMETER;
  117. }
  118. if (likely((flags & H_EXACT) == 0)) {
  119. pte_index &= ~7ULL;
  120. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  121. for (i = 0; ; ++i) {
  122. if (i == 8) {
  123. return H_PTEG_FULL;
  124. }
  125. if ((ldq_p(hpte) & HPTE_V_VALID) == 0) {
  126. break;
  127. }
  128. hpte += HASH_PTE_SIZE_64;
  129. }
  130. } else {
  131. i = 0;
  132. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  133. if (ldq_p(hpte) & HPTE_V_VALID) {
  134. return H_PTEG_FULL;
  135. }
  136. }
  137. stq_p(hpte + (HASH_PTE_SIZE_64/2), ptel);
  138. /* eieio(); FIXME: need some sort of barrier for smp? */
  139. stq_p(hpte, pteh);
  140. args[0] = pte_index + i;
  141. return H_SUCCESS;
  142. }
  143. enum {
  144. REMOVE_SUCCESS = 0,
  145. REMOVE_NOT_FOUND = 1,
  146. REMOVE_PARM = 2,
  147. REMOVE_HW = 3,
  148. };
  149. static target_ulong remove_hpte(CPUPPCState *env, target_ulong ptex,
  150. target_ulong avpn,
  151. target_ulong flags,
  152. target_ulong *vp, target_ulong *rp)
  153. {
  154. uint8_t *hpte;
  155. target_ulong v, r, rb;
  156. if ((ptex * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  157. return REMOVE_PARM;
  158. }
  159. hpte = env->external_htab + (ptex * HASH_PTE_SIZE_64);
  160. v = ldq_p(hpte);
  161. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  162. if ((v & HPTE_V_VALID) == 0 ||
  163. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) ||
  164. ((flags & H_ANDCOND) && (v & avpn) != 0)) {
  165. return REMOVE_NOT_FOUND;
  166. }
  167. *vp = v;
  168. *rp = r;
  169. stq_p(hpte, 0);
  170. rb = compute_tlbie_rb(v, r, ptex);
  171. ppc_tlb_invalidate_one(env, rb);
  172. return REMOVE_SUCCESS;
  173. }
  174. static target_ulong h_remove(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  175. target_ulong opcode, target_ulong *args)
  176. {
  177. CPUPPCState *env = &cpu->env;
  178. target_ulong flags = args[0];
  179. target_ulong pte_index = args[1];
  180. target_ulong avpn = args[2];
  181. int ret;
  182. ret = remove_hpte(env, pte_index, avpn, flags,
  183. &args[0], &args[1]);
  184. switch (ret) {
  185. case REMOVE_SUCCESS:
  186. return H_SUCCESS;
  187. case REMOVE_NOT_FOUND:
  188. return H_NOT_FOUND;
  189. case REMOVE_PARM:
  190. return H_PARAMETER;
  191. case REMOVE_HW:
  192. return H_HARDWARE;
  193. }
  194. assert(0);
  195. }
  196. #define H_BULK_REMOVE_TYPE 0xc000000000000000ULL
  197. #define H_BULK_REMOVE_REQUEST 0x4000000000000000ULL
  198. #define H_BULK_REMOVE_RESPONSE 0x8000000000000000ULL
  199. #define H_BULK_REMOVE_END 0xc000000000000000ULL
  200. #define H_BULK_REMOVE_CODE 0x3000000000000000ULL
  201. #define H_BULK_REMOVE_SUCCESS 0x0000000000000000ULL
  202. #define H_BULK_REMOVE_NOT_FOUND 0x1000000000000000ULL
  203. #define H_BULK_REMOVE_PARM 0x2000000000000000ULL
  204. #define H_BULK_REMOVE_HW 0x3000000000000000ULL
  205. #define H_BULK_REMOVE_RC 0x0c00000000000000ULL
  206. #define H_BULK_REMOVE_FLAGS 0x0300000000000000ULL
  207. #define H_BULK_REMOVE_ABSOLUTE 0x0000000000000000ULL
  208. #define H_BULK_REMOVE_ANDCOND 0x0100000000000000ULL
  209. #define H_BULK_REMOVE_AVPN 0x0200000000000000ULL
  210. #define H_BULK_REMOVE_PTEX 0x00ffffffffffffffULL
  211. #define H_BULK_REMOVE_MAX_BATCH 4
  212. static target_ulong h_bulk_remove(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  213. target_ulong opcode, target_ulong *args)
  214. {
  215. CPUPPCState *env = &cpu->env;
  216. int i;
  217. for (i = 0; i < H_BULK_REMOVE_MAX_BATCH; i++) {
  218. target_ulong *tsh = &args[i*2];
  219. target_ulong tsl = args[i*2 + 1];
  220. target_ulong v, r, ret;
  221. if ((*tsh & H_BULK_REMOVE_TYPE) == H_BULK_REMOVE_END) {
  222. break;
  223. } else if ((*tsh & H_BULK_REMOVE_TYPE) != H_BULK_REMOVE_REQUEST) {
  224. return H_PARAMETER;
  225. }
  226. *tsh &= H_BULK_REMOVE_PTEX | H_BULK_REMOVE_FLAGS;
  227. *tsh |= H_BULK_REMOVE_RESPONSE;
  228. if ((*tsh & H_BULK_REMOVE_ANDCOND) && (*tsh & H_BULK_REMOVE_AVPN)) {
  229. *tsh |= H_BULK_REMOVE_PARM;
  230. return H_PARAMETER;
  231. }
  232. ret = remove_hpte(env, *tsh & H_BULK_REMOVE_PTEX, tsl,
  233. (*tsh & H_BULK_REMOVE_FLAGS) >> 26,
  234. &v, &r);
  235. *tsh |= ret << 60;
  236. switch (ret) {
  237. case REMOVE_SUCCESS:
  238. *tsh |= (r & (HPTE_R_C | HPTE_R_R)) << 43;
  239. break;
  240. case REMOVE_PARM:
  241. return H_PARAMETER;
  242. case REMOVE_HW:
  243. return H_HARDWARE;
  244. }
  245. }
  246. return H_SUCCESS;
  247. }
  248. static target_ulong h_protect(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  249. target_ulong opcode, target_ulong *args)
  250. {
  251. CPUPPCState *env = &cpu->env;
  252. target_ulong flags = args[0];
  253. target_ulong pte_index = args[1];
  254. target_ulong avpn = args[2];
  255. uint8_t *hpte;
  256. target_ulong v, r, rb;
  257. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  258. return H_PARAMETER;
  259. }
  260. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  261. v = ldq_p(hpte);
  262. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  263. if ((v & HPTE_V_VALID) == 0 ||
  264. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) {
  265. return H_NOT_FOUND;
  266. }
  267. r &= ~(HPTE_R_PP0 | HPTE_R_PP | HPTE_R_N |
  268. HPTE_R_KEY_HI | HPTE_R_KEY_LO);
  269. r |= (flags << 55) & HPTE_R_PP0;
  270. r |= (flags << 48) & HPTE_R_KEY_HI;
  271. r |= flags & (HPTE_R_PP | HPTE_R_N | HPTE_R_KEY_LO);
  272. rb = compute_tlbie_rb(v, r, pte_index);
  273. stq_p(hpte, v & ~HPTE_V_VALID);
  274. ppc_tlb_invalidate_one(env, rb);
  275. stq_p(hpte + (HASH_PTE_SIZE_64/2), r);
  276. /* Don't need a memory barrier, due to qemu's global lock */
  277. stq_p(hpte, v);
  278. return H_SUCCESS;
  279. }
  280. static target_ulong h_set_dabr(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  281. target_ulong opcode, target_ulong *args)
  282. {
  283. /* FIXME: actually implement this */
  284. return H_HARDWARE;
  285. }
  286. #define FLAGS_REGISTER_VPA 0x0000200000000000ULL
  287. #define FLAGS_REGISTER_DTL 0x0000400000000000ULL
  288. #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL
  289. #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL
  290. #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL
  291. #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
  292. #define VPA_MIN_SIZE 640
  293. #define VPA_SIZE_OFFSET 0x4
  294. #define VPA_SHARED_PROC_OFFSET 0x9
  295. #define VPA_SHARED_PROC_VAL 0x2
  296. static target_ulong register_vpa(CPUPPCState *env, target_ulong vpa)
  297. {
  298. uint16_t size;
  299. uint8_t tmp;
  300. if (vpa == 0) {
  301. hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
  302. return H_HARDWARE;
  303. }
  304. if (vpa % env->dcache_line_size) {
  305. return H_PARAMETER;
  306. }
  307. /* FIXME: bounds check the address */
  308. size = lduw_be_phys(vpa + 0x4);
  309. if (size < VPA_MIN_SIZE) {
  310. return H_PARAMETER;
  311. }
  312. /* VPA is not allowed to cross a page boundary */
  313. if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
  314. return H_PARAMETER;
  315. }
  316. env->vpa_addr = vpa;
  317. tmp = ldub_phys(env->vpa_addr + VPA_SHARED_PROC_OFFSET);
  318. tmp |= VPA_SHARED_PROC_VAL;
  319. stb_phys(env->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp);
  320. return H_SUCCESS;
  321. }
  322. static target_ulong deregister_vpa(CPUPPCState *env, target_ulong vpa)
  323. {
  324. if (env->slb_shadow_addr) {
  325. return H_RESOURCE;
  326. }
  327. if (env->dtl_addr) {
  328. return H_RESOURCE;
  329. }
  330. env->vpa_addr = 0;
  331. return H_SUCCESS;
  332. }
  333. static target_ulong register_slb_shadow(CPUPPCState *env, target_ulong addr)
  334. {
  335. uint32_t size;
  336. if (addr == 0) {
  337. hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
  338. return H_HARDWARE;
  339. }
  340. size = ldl_be_phys(addr + 0x4);
  341. if (size < 0x8) {
  342. return H_PARAMETER;
  343. }
  344. if ((addr / 4096) != ((addr + size - 1) / 4096)) {
  345. return H_PARAMETER;
  346. }
  347. if (!env->vpa_addr) {
  348. return H_RESOURCE;
  349. }
  350. env->slb_shadow_addr = addr;
  351. env->slb_shadow_size = size;
  352. return H_SUCCESS;
  353. }
  354. static target_ulong deregister_slb_shadow(CPUPPCState *env, target_ulong addr)
  355. {
  356. env->slb_shadow_addr = 0;
  357. env->slb_shadow_size = 0;
  358. return H_SUCCESS;
  359. }
  360. static target_ulong register_dtl(CPUPPCState *env, target_ulong addr)
  361. {
  362. uint32_t size;
  363. if (addr == 0) {
  364. hcall_dprintf("Can't cope with DTL at logical 0\n");
  365. return H_HARDWARE;
  366. }
  367. size = ldl_be_phys(addr + 0x4);
  368. if (size < 48) {
  369. return H_PARAMETER;
  370. }
  371. if (!env->vpa_addr) {
  372. return H_RESOURCE;
  373. }
  374. env->dtl_addr = addr;
  375. env->dtl_size = size;
  376. return H_SUCCESS;
  377. }
  378. static target_ulong deregister_dtl(CPUPPCState *env, target_ulong addr)
  379. {
  380. env->dtl_addr = 0;
  381. env->dtl_size = 0;
  382. return H_SUCCESS;
  383. }
  384. static target_ulong h_register_vpa(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  385. target_ulong opcode, target_ulong *args)
  386. {
  387. target_ulong flags = args[0];
  388. target_ulong procno = args[1];
  389. target_ulong vpa = args[2];
  390. target_ulong ret = H_PARAMETER;
  391. CPUPPCState *tenv;
  392. CPUState *tcpu;
  393. for (tenv = first_cpu; tenv; tenv = tenv->next_cpu) {
  394. tcpu = CPU(ppc_env_get_cpu(tenv));
  395. if (tcpu->cpu_index == procno) {
  396. break;
  397. }
  398. }
  399. if (!tenv) {
  400. return H_PARAMETER;
  401. }
  402. switch (flags) {
  403. case FLAGS_REGISTER_VPA:
  404. ret = register_vpa(tenv, vpa);
  405. break;
  406. case FLAGS_DEREGISTER_VPA:
  407. ret = deregister_vpa(tenv, vpa);
  408. break;
  409. case FLAGS_REGISTER_SLBSHADOW:
  410. ret = register_slb_shadow(tenv, vpa);
  411. break;
  412. case FLAGS_DEREGISTER_SLBSHADOW:
  413. ret = deregister_slb_shadow(tenv, vpa);
  414. break;
  415. case FLAGS_REGISTER_DTL:
  416. ret = register_dtl(tenv, vpa);
  417. break;
  418. case FLAGS_DEREGISTER_DTL:
  419. ret = deregister_dtl(tenv, vpa);
  420. break;
  421. }
  422. return ret;
  423. }
  424. static target_ulong h_cede(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  425. target_ulong opcode, target_ulong *args)
  426. {
  427. CPUPPCState *env = &cpu->env;
  428. env->msr |= (1ULL << MSR_EE);
  429. hreg_compute_hflags(env);
  430. if (!cpu_has_work(CPU(cpu))) {
  431. env->halted = 1;
  432. env->exception_index = EXCP_HLT;
  433. env->exit_request = 1;
  434. }
  435. return H_SUCCESS;
  436. }
  437. static target_ulong h_rtas(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  438. target_ulong opcode, target_ulong *args)
  439. {
  440. target_ulong rtas_r3 = args[0];
  441. uint32_t token = ldl_be_phys(rtas_r3);
  442. uint32_t nargs = ldl_be_phys(rtas_r3 + 4);
  443. uint32_t nret = ldl_be_phys(rtas_r3 + 8);
  444. return spapr_rtas_call(spapr, token, nargs, rtas_r3 + 12,
  445. nret, rtas_r3 + 12 + 4*nargs);
  446. }
  447. static target_ulong h_logical_load(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  448. target_ulong opcode, target_ulong *args)
  449. {
  450. target_ulong size = args[0];
  451. target_ulong addr = args[1];
  452. switch (size) {
  453. case 1:
  454. args[0] = ldub_phys(addr);
  455. return H_SUCCESS;
  456. case 2:
  457. args[0] = lduw_phys(addr);
  458. return H_SUCCESS;
  459. case 4:
  460. args[0] = ldl_phys(addr);
  461. return H_SUCCESS;
  462. case 8:
  463. args[0] = ldq_phys(addr);
  464. return H_SUCCESS;
  465. }
  466. return H_PARAMETER;
  467. }
  468. static target_ulong h_logical_store(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  469. target_ulong opcode, target_ulong *args)
  470. {
  471. target_ulong size = args[0];
  472. target_ulong addr = args[1];
  473. target_ulong val = args[2];
  474. switch (size) {
  475. case 1:
  476. stb_phys(addr, val);
  477. return H_SUCCESS;
  478. case 2:
  479. stw_phys(addr, val);
  480. return H_SUCCESS;
  481. case 4:
  482. stl_phys(addr, val);
  483. return H_SUCCESS;
  484. case 8:
  485. stq_phys(addr, val);
  486. return H_SUCCESS;
  487. }
  488. return H_PARAMETER;
  489. }
  490. static target_ulong h_logical_memop(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  491. target_ulong opcode, target_ulong *args)
  492. {
  493. target_ulong dst = args[0]; /* Destination address */
  494. target_ulong src = args[1]; /* Source address */
  495. target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */
  496. target_ulong count = args[3]; /* Element count */
  497. target_ulong op = args[4]; /* 0 = copy, 1 = invert */
  498. uint64_t tmp;
  499. unsigned int mask = (1 << esize) - 1;
  500. int step = 1 << esize;
  501. if (count > 0x80000000) {
  502. return H_PARAMETER;
  503. }
  504. if ((dst & mask) || (src & mask) || (op > 1)) {
  505. return H_PARAMETER;
  506. }
  507. if (dst >= src && dst < (src + (count << esize))) {
  508. dst = dst + ((count - 1) << esize);
  509. src = src + ((count - 1) << esize);
  510. step = -step;
  511. }
  512. while (count--) {
  513. switch (esize) {
  514. case 0:
  515. tmp = ldub_phys(src);
  516. break;
  517. case 1:
  518. tmp = lduw_phys(src);
  519. break;
  520. case 2:
  521. tmp = ldl_phys(src);
  522. break;
  523. case 3:
  524. tmp = ldq_phys(src);
  525. break;
  526. default:
  527. return H_PARAMETER;
  528. }
  529. if (op == 1) {
  530. tmp = ~tmp;
  531. }
  532. switch (esize) {
  533. case 0:
  534. stb_phys(dst, tmp);
  535. break;
  536. case 1:
  537. stw_phys(dst, tmp);
  538. break;
  539. case 2:
  540. stl_phys(dst, tmp);
  541. break;
  542. case 3:
  543. stq_phys(dst, tmp);
  544. break;
  545. }
  546. dst = dst + step;
  547. src = src + step;
  548. }
  549. return H_SUCCESS;
  550. }
  551. static target_ulong h_logical_icbi(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  552. target_ulong opcode, target_ulong *args)
  553. {
  554. /* Nothing to do on emulation, KVM will trap this in the kernel */
  555. return H_SUCCESS;
  556. }
  557. static target_ulong h_logical_dcbf(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  558. target_ulong opcode, target_ulong *args)
  559. {
  560. /* Nothing to do on emulation, KVM will trap this in the kernel */
  561. return H_SUCCESS;
  562. }
  563. static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
  564. static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
  565. void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
  566. {
  567. spapr_hcall_fn *slot;
  568. if (opcode <= MAX_HCALL_OPCODE) {
  569. assert((opcode & 0x3) == 0);
  570. slot = &papr_hypercall_table[opcode / 4];
  571. } else {
  572. assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
  573. slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  574. }
  575. assert(!(*slot));
  576. *slot = fn;
  577. }
  578. target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
  579. target_ulong *args)
  580. {
  581. if ((opcode <= MAX_HCALL_OPCODE)
  582. && ((opcode & 0x3) == 0)) {
  583. spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
  584. if (fn) {
  585. return fn(cpu, spapr, opcode, args);
  586. }
  587. } else if ((opcode >= KVMPPC_HCALL_BASE) &&
  588. (opcode <= KVMPPC_HCALL_MAX)) {
  589. spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  590. if (fn) {
  591. return fn(cpu, spapr, opcode, args);
  592. }
  593. }
  594. hcall_dprintf("Unimplemented hcall 0x" TARGET_FMT_lx "\n", opcode);
  595. return H_FUNCTION;
  596. }
  597. static void hypercall_register_types(void)
  598. {
  599. /* hcall-pft */
  600. spapr_register_hypercall(H_ENTER, h_enter);
  601. spapr_register_hypercall(H_REMOVE, h_remove);
  602. spapr_register_hypercall(H_PROTECT, h_protect);
  603. /* hcall-bulk */
  604. spapr_register_hypercall(H_BULK_REMOVE, h_bulk_remove);
  605. /* hcall-dabr */
  606. spapr_register_hypercall(H_SET_DABR, h_set_dabr);
  607. /* hcall-splpar */
  608. spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
  609. spapr_register_hypercall(H_CEDE, h_cede);
  610. /* "debugger" hcalls (also used by SLOF). Note: We do -not- differenciate
  611. * here between the "CI" and the "CACHE" variants, they will use whatever
  612. * mapping attributes qemu is using. When using KVM, the kernel will
  613. * enforce the attributes more strongly
  614. */
  615. spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load);
  616. spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store);
  617. spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load);
  618. spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store);
  619. spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi);
  620. spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf);
  621. spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop);
  622. /* qemu/KVM-PPC specific hcalls */
  623. spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
  624. }
  625. type_init(hypercall_register_types)