spapr.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. #if !defined(__HW_SPAPR_H__)
  2. #define __HW_SPAPR_H__
  3. #include "sysemu/dma.h"
  4. #include "hw/xics.h"
  5. struct VIOsPAPRBus;
  6. struct sPAPRPHBState;
  7. struct sPAPRNVRAM;
  8. struct icp_state;
  9. typedef struct sPAPREnvironment {
  10. struct VIOsPAPRBus *vio_bus;
  11. QLIST_HEAD(, sPAPRPHBState) phbs;
  12. struct sPAPRNVRAM *nvram;
  13. struct icp_state *icp;
  14. hwaddr ram_limit;
  15. void *htab;
  16. long htab_shift;
  17. hwaddr rma_size;
  18. int vrma_adjust;
  19. hwaddr fdt_addr, rtas_addr;
  20. long rtas_size;
  21. void *fdt_skel;
  22. target_ulong entry_point;
  23. int next_irq;
  24. int rtc_offset;
  25. char *cpu_model;
  26. bool has_graphics;
  27. uint32_t epow_irq;
  28. Notifier epow_notifier;
  29. } sPAPREnvironment;
  30. #define H_SUCCESS 0
  31. #define H_BUSY 1 /* Hardware busy -- retry later */
  32. #define H_CLOSED 2 /* Resource closed */
  33. #define H_NOT_AVAILABLE 3
  34. #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */
  35. #define H_PARTIAL 5
  36. #define H_IN_PROGRESS 14 /* Kind of like busy */
  37. #define H_PAGE_REGISTERED 15
  38. #define H_PARTIAL_STORE 16
  39. #define H_PENDING 17 /* returned from H_POLL_PENDING */
  40. #define H_CONTINUE 18 /* Returned from H_Join on success */
  41. #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */
  42. #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \
  43. is a good time to retry */
  44. #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \
  45. is a good time to retry */
  46. #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \
  47. is a good time to retry */
  48. #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \
  49. is a good time to retry */
  50. #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \
  51. is a good time to retry */
  52. #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \
  53. is a good time to retry */
  54. #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */
  55. #define H_HARDWARE -1 /* Hardware error */
  56. #define H_FUNCTION -2 /* Function not supported */
  57. #define H_PRIVILEGE -3 /* Caller not privileged */
  58. #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */
  59. #define H_BAD_MODE -5 /* Illegal msr value */
  60. #define H_PTEG_FULL -6 /* PTEG is full */
  61. #define H_NOT_FOUND -7 /* PTE was not found" */
  62. #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */
  63. #define H_NO_MEM -9
  64. #define H_AUTHORITY -10
  65. #define H_PERMISSION -11
  66. #define H_DROPPED -12
  67. #define H_SOURCE_PARM -13
  68. #define H_DEST_PARM -14
  69. #define H_REMOTE_PARM -15
  70. #define H_RESOURCE -16
  71. #define H_ADAPTER_PARM -17
  72. #define H_RH_PARM -18
  73. #define H_RCQ_PARM -19
  74. #define H_SCQ_PARM -20
  75. #define H_EQ_PARM -21
  76. #define H_RT_PARM -22
  77. #define H_ST_PARM -23
  78. #define H_SIGT_PARM -24
  79. #define H_TOKEN_PARM -25
  80. #define H_MLENGTH_PARM -27
  81. #define H_MEM_PARM -28
  82. #define H_MEM_ACCESS_PARM -29
  83. #define H_ATTR_PARM -30
  84. #define H_PORT_PARM -31
  85. #define H_MCG_PARM -32
  86. #define H_VL_PARM -33
  87. #define H_TSIZE_PARM -34
  88. #define H_TRACE_PARM -35
  89. #define H_MASK_PARM -37
  90. #define H_MCG_FULL -38
  91. #define H_ALIAS_EXIST -39
  92. #define H_P_COUNTER -40
  93. #define H_TABLE_FULL -41
  94. #define H_ALT_TABLE -42
  95. #define H_MR_CONDITION -43
  96. #define H_NOT_ENOUGH_RESOURCES -44
  97. #define H_R_STATE -45
  98. #define H_RESCINDEND -46
  99. #define H_MULTI_THREADS_ACTIVE -9005
  100. /* Long Busy is a condition that can be returned by the firmware
  101. * when a call cannot be completed now, but the identical call
  102. * should be retried later. This prevents calls blocking in the
  103. * firmware for long periods of time. Annoyingly the firmware can return
  104. * a range of return codes, hinting at how long we should wait before
  105. * retrying. If you don't care for the hint, the macro below is a good
  106. * way to check for the long_busy return codes
  107. */
  108. #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \
  109. && (x <= H_LONG_BUSY_END_RANGE))
  110. /* Flags */
  111. #define H_LARGE_PAGE (1ULL<<(63-16))
  112. #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */
  113. #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */
  114. #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */
  115. #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
  116. #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30)))
  117. #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
  118. #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
  119. #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
  120. #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */
  121. #define H_ANDCOND (1ULL<<(63-33))
  122. #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */
  123. #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */
  124. #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */
  125. #define H_COPY_PAGE (1ULL<<(63-49))
  126. #define H_N (1ULL<<(63-61))
  127. #define H_PP1 (1ULL<<(63-62))
  128. #define H_PP2 (1ULL<<(63-63))
  129. /* VASI States */
  130. #define H_VASI_INVALID 0
  131. #define H_VASI_ENABLED 1
  132. #define H_VASI_ABORTED 2
  133. #define H_VASI_SUSPENDING 3
  134. #define H_VASI_SUSPENDED 4
  135. #define H_VASI_RESUMED 5
  136. #define H_VASI_COMPLETED 6
  137. /* DABRX flags */
  138. #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
  139. #define H_DABRX_KERNEL (1ULL<<(63-62))
  140. #define H_DABRX_USER (1ULL<<(63-63))
  141. /* Each control block has to be on a 4K boundary */
  142. #define H_CB_ALIGNMENT 4096
  143. /* pSeries hypervisor opcodes */
  144. #define H_REMOVE 0x04
  145. #define H_ENTER 0x08
  146. #define H_READ 0x0c
  147. #define H_CLEAR_MOD 0x10
  148. #define H_CLEAR_REF 0x14
  149. #define H_PROTECT 0x18
  150. #define H_GET_TCE 0x1c
  151. #define H_PUT_TCE 0x20
  152. #define H_SET_SPRG0 0x24
  153. #define H_SET_DABR 0x28
  154. #define H_PAGE_INIT 0x2c
  155. #define H_SET_ASR 0x30
  156. #define H_ASR_ON 0x34
  157. #define H_ASR_OFF 0x38
  158. #define H_LOGICAL_CI_LOAD 0x3c
  159. #define H_LOGICAL_CI_STORE 0x40
  160. #define H_LOGICAL_CACHE_LOAD 0x44
  161. #define H_LOGICAL_CACHE_STORE 0x48
  162. #define H_LOGICAL_ICBI 0x4c
  163. #define H_LOGICAL_DCBF 0x50
  164. #define H_GET_TERM_CHAR 0x54
  165. #define H_PUT_TERM_CHAR 0x58
  166. #define H_REAL_TO_LOGICAL 0x5c
  167. #define H_HYPERVISOR_DATA 0x60
  168. #define H_EOI 0x64
  169. #define H_CPPR 0x68
  170. #define H_IPI 0x6c
  171. #define H_IPOLL 0x70
  172. #define H_XIRR 0x74
  173. #define H_PERFMON 0x7c
  174. #define H_MIGRATE_DMA 0x78
  175. #define H_REGISTER_VPA 0xDC
  176. #define H_CEDE 0xE0
  177. #define H_CONFER 0xE4
  178. #define H_PROD 0xE8
  179. #define H_GET_PPP 0xEC
  180. #define H_SET_PPP 0xF0
  181. #define H_PURR 0xF4
  182. #define H_PIC 0xF8
  183. #define H_REG_CRQ 0xFC
  184. #define H_FREE_CRQ 0x100
  185. #define H_VIO_SIGNAL 0x104
  186. #define H_SEND_CRQ 0x108
  187. #define H_COPY_RDMA 0x110
  188. #define H_REGISTER_LOGICAL_LAN 0x114
  189. #define H_FREE_LOGICAL_LAN 0x118
  190. #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
  191. #define H_SEND_LOGICAL_LAN 0x120
  192. #define H_BULK_REMOVE 0x124
  193. #define H_MULTICAST_CTRL 0x130
  194. #define H_SET_XDABR 0x134
  195. #define H_STUFF_TCE 0x138
  196. #define H_PUT_TCE_INDIRECT 0x13C
  197. #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
  198. #define H_VTERM_PARTNER_INFO 0x150
  199. #define H_REGISTER_VTERM 0x154
  200. #define H_FREE_VTERM 0x158
  201. #define H_RESET_EVENTS 0x15C
  202. #define H_ALLOC_RESOURCE 0x160
  203. #define H_FREE_RESOURCE 0x164
  204. #define H_MODIFY_QP 0x168
  205. #define H_QUERY_QP 0x16C
  206. #define H_REREGISTER_PMR 0x170
  207. #define H_REGISTER_SMR 0x174
  208. #define H_QUERY_MR 0x178
  209. #define H_QUERY_MW 0x17C
  210. #define H_QUERY_HCA 0x180
  211. #define H_QUERY_PORT 0x184
  212. #define H_MODIFY_PORT 0x188
  213. #define H_DEFINE_AQP1 0x18C
  214. #define H_GET_TRACE_BUFFER 0x190
  215. #define H_DEFINE_AQP0 0x194
  216. #define H_RESIZE_MR 0x198
  217. #define H_ATTACH_MCQP 0x19C
  218. #define H_DETACH_MCQP 0x1A0
  219. #define H_CREATE_RPT 0x1A4
  220. #define H_REMOVE_RPT 0x1A8
  221. #define H_REGISTER_RPAGES 0x1AC
  222. #define H_DISABLE_AND_GETC 0x1B0
  223. #define H_ERROR_DATA 0x1B4
  224. #define H_GET_HCA_INFO 0x1B8
  225. #define H_GET_PERF_COUNT 0x1BC
  226. #define H_MANAGE_TRACE 0x1C0
  227. #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
  228. #define H_QUERY_INT_STATE 0x1E4
  229. #define H_POLL_PENDING 0x1D8
  230. #define H_ILLAN_ATTRIBUTES 0x244
  231. #define H_MODIFY_HEA_QP 0x250
  232. #define H_QUERY_HEA_QP 0x254
  233. #define H_QUERY_HEA 0x258
  234. #define H_QUERY_HEA_PORT 0x25C
  235. #define H_MODIFY_HEA_PORT 0x260
  236. #define H_REG_BCMC 0x264
  237. #define H_DEREG_BCMC 0x268
  238. #define H_REGISTER_HEA_RPAGES 0x26C
  239. #define H_DISABLE_AND_GET_HEA 0x270
  240. #define H_GET_HEA_INFO 0x274
  241. #define H_ALLOC_HEA_RESOURCE 0x278
  242. #define H_ADD_CONN 0x284
  243. #define H_DEL_CONN 0x288
  244. #define H_JOIN 0x298
  245. #define H_VASI_STATE 0x2A4
  246. #define H_ENABLE_CRQ 0x2B0
  247. #define H_GET_EM_PARMS 0x2B8
  248. #define H_SET_MPP 0x2D0
  249. #define H_GET_MPP 0x2D4
  250. #define MAX_HCALL_OPCODE H_GET_MPP
  251. /* The hcalls above are standardized in PAPR and implemented by pHyp
  252. * as well.
  253. *
  254. * We also need some hcalls which are specific to qemu / KVM-on-POWER.
  255. * So far we just need one for H_RTAS, but in future we'll need more
  256. * for extensions like virtio. We put those into the 0xf000-0xfffc
  257. * range which is reserved by PAPR for "platform-specific" hcalls.
  258. */
  259. #define KVMPPC_HCALL_BASE 0xf000
  260. #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0)
  261. #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1)
  262. #define KVMPPC_HCALL_MAX KVMPPC_H_LOGICAL_MEMOP
  263. extern sPAPREnvironment *spapr;
  264. /*#define DEBUG_SPAPR_HCALLS*/
  265. #ifdef DEBUG_SPAPR_HCALLS
  266. #define hcall_dprintf(fmt, ...) \
  267. do { fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); } while (0)
  268. #else
  269. #define hcall_dprintf(fmt, ...) \
  270. do { } while (0)
  271. #endif
  272. typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPREnvironment *spapr,
  273. target_ulong opcode,
  274. target_ulong *args);
  275. void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
  276. target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
  277. target_ulong *args);
  278. int spapr_allocate_irq(int hint, bool lsi);
  279. int spapr_allocate_irq_block(int num, bool lsi);
  280. static inline int spapr_allocate_msi(int hint)
  281. {
  282. return spapr_allocate_irq(hint, false);
  283. }
  284. static inline int spapr_allocate_lsi(int hint)
  285. {
  286. return spapr_allocate_irq(hint, true);
  287. }
  288. static inline uint32_t rtas_ld(target_ulong phys, int n)
  289. {
  290. return ldl_be_phys(phys + 4*n);
  291. }
  292. static inline void rtas_st(target_ulong phys, int n, uint32_t val)
  293. {
  294. stl_be_phys(phys + 4*n, val);
  295. }
  296. typedef void (*spapr_rtas_fn)(sPAPREnvironment *spapr, uint32_t token,
  297. uint32_t nargs, target_ulong args,
  298. uint32_t nret, target_ulong rets);
  299. int spapr_rtas_register(const char *name, spapr_rtas_fn fn);
  300. target_ulong spapr_rtas_call(sPAPREnvironment *spapr,
  301. uint32_t token, uint32_t nargs, target_ulong args,
  302. uint32_t nret, target_ulong rets);
  303. int spapr_rtas_device_tree_setup(void *fdt, hwaddr rtas_addr,
  304. hwaddr rtas_size);
  305. #define SPAPR_TCE_PAGE_SHIFT 12
  306. #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT)
  307. #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1)
  308. typedef struct sPAPRTCE {
  309. uint64_t tce;
  310. } sPAPRTCE;
  311. #define SPAPR_VIO_BASE_LIOBN 0x00000000
  312. #define SPAPR_PCI_BASE_LIOBN 0x80000000
  313. #define RTAS_ERROR_LOG_MAX 2048
  314. void spapr_iommu_init(void);
  315. void spapr_events_init(sPAPREnvironment *spapr);
  316. void spapr_events_fdt_skel(void *fdt, uint32_t epow_irq);
  317. DMAContext *spapr_tce_new_dma_context(uint32_t liobn, size_t window_size);
  318. void spapr_tce_free(DMAContext *dma);
  319. void spapr_tce_reset(DMAContext *dma);
  320. void spapr_tce_set_bypass(DMAContext *dma, bool bypass);
  321. int spapr_dma_dt(void *fdt, int node_off, const char *propname,
  322. uint32_t liobn, uint64_t window, uint32_t size);
  323. int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
  324. DMAContext *dma);
  325. #endif /* !defined (__HW_SPAPR_H__) */