sh_timer.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * SuperH Timer modules.
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw.h"
  11. #include "sh.h"
  12. #include "qemu/timer.h"
  13. #include "exec/address-spaces.h"
  14. #include "ptimer.h"
  15. //#define DEBUG_TIMER
  16. #define TIMER_TCR_TPSC (7 << 0)
  17. #define TIMER_TCR_CKEG (3 << 3)
  18. #define TIMER_TCR_UNIE (1 << 5)
  19. #define TIMER_TCR_ICPE (3 << 6)
  20. #define TIMER_TCR_UNF (1 << 8)
  21. #define TIMER_TCR_ICPF (1 << 9)
  22. #define TIMER_TCR_RESERVED (0x3f << 10)
  23. #define TIMER_FEAT_CAPT (1 << 0)
  24. #define TIMER_FEAT_EXTCLK (1 << 1)
  25. #define OFFSET_TCOR 0
  26. #define OFFSET_TCNT 1
  27. #define OFFSET_TCR 2
  28. #define OFFSET_TCPR 3
  29. typedef struct {
  30. ptimer_state *timer;
  31. uint32_t tcnt;
  32. uint32_t tcor;
  33. uint32_t tcr;
  34. uint32_t tcpr;
  35. int freq;
  36. int int_level;
  37. int old_level;
  38. int feat;
  39. int enabled;
  40. qemu_irq irq;
  41. } sh_timer_state;
  42. /* Check all active timers, and schedule the next timer interrupt. */
  43. static void sh_timer_update(sh_timer_state *s)
  44. {
  45. int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
  46. if (new_level != s->old_level)
  47. qemu_set_irq (s->irq, new_level);
  48. s->old_level = s->int_level;
  49. s->int_level = new_level;
  50. }
  51. static uint32_t sh_timer_read(void *opaque, hwaddr offset)
  52. {
  53. sh_timer_state *s = (sh_timer_state *)opaque;
  54. switch (offset >> 2) {
  55. case OFFSET_TCOR:
  56. return s->tcor;
  57. case OFFSET_TCNT:
  58. return ptimer_get_count(s->timer);
  59. case OFFSET_TCR:
  60. return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
  61. case OFFSET_TCPR:
  62. if (s->feat & TIMER_FEAT_CAPT)
  63. return s->tcpr;
  64. default:
  65. hw_error("sh_timer_read: Bad offset %x\n", (int)offset);
  66. return 0;
  67. }
  68. }
  69. static void sh_timer_write(void *opaque, hwaddr offset,
  70. uint32_t value)
  71. {
  72. sh_timer_state *s = (sh_timer_state *)opaque;
  73. int freq;
  74. switch (offset >> 2) {
  75. case OFFSET_TCOR:
  76. s->tcor = value;
  77. ptimer_set_limit(s->timer, s->tcor, 0);
  78. break;
  79. case OFFSET_TCNT:
  80. s->tcnt = value;
  81. ptimer_set_count(s->timer, s->tcnt);
  82. break;
  83. case OFFSET_TCR:
  84. if (s->enabled) {
  85. /* Pause the timer if it is running. This may cause some
  86. inaccuracy dure to rounding, but avoids a whole lot of other
  87. messyness. */
  88. ptimer_stop(s->timer);
  89. }
  90. freq = s->freq;
  91. /* ??? Need to recalculate expiry time after changing divisor. */
  92. switch (value & TIMER_TCR_TPSC) {
  93. case 0: freq >>= 2; break;
  94. case 1: freq >>= 4; break;
  95. case 2: freq >>= 6; break;
  96. case 3: freq >>= 8; break;
  97. case 4: freq >>= 10; break;
  98. case 6:
  99. case 7: if (s->feat & TIMER_FEAT_EXTCLK) break;
  100. default: hw_error("sh_timer_write: Reserved TPSC value\n"); break;
  101. }
  102. switch ((value & TIMER_TCR_CKEG) >> 3) {
  103. case 0: break;
  104. case 1:
  105. case 2:
  106. case 3: if (s->feat & TIMER_FEAT_EXTCLK) break;
  107. default: hw_error("sh_timer_write: Reserved CKEG value\n"); break;
  108. }
  109. switch ((value & TIMER_TCR_ICPE) >> 6) {
  110. case 0: break;
  111. case 2:
  112. case 3: if (s->feat & TIMER_FEAT_CAPT) break;
  113. default: hw_error("sh_timer_write: Reserved ICPE value\n"); break;
  114. }
  115. if ((value & TIMER_TCR_UNF) == 0)
  116. s->int_level = 0;
  117. value &= ~TIMER_TCR_UNF;
  118. if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT)))
  119. hw_error("sh_timer_write: Reserved ICPF value\n");
  120. value &= ~TIMER_TCR_ICPF; /* capture not supported */
  121. if (value & TIMER_TCR_RESERVED)
  122. hw_error("sh_timer_write: Reserved TCR bits set\n");
  123. s->tcr = value;
  124. ptimer_set_limit(s->timer, s->tcor, 0);
  125. ptimer_set_freq(s->timer, freq);
  126. if (s->enabled) {
  127. /* Restart the timer if still enabled. */
  128. ptimer_run(s->timer, 0);
  129. }
  130. break;
  131. case OFFSET_TCPR:
  132. if (s->feat & TIMER_FEAT_CAPT) {
  133. s->tcpr = value;
  134. break;
  135. }
  136. default:
  137. hw_error("sh_timer_write: Bad offset %x\n", (int)offset);
  138. }
  139. sh_timer_update(s);
  140. }
  141. static void sh_timer_start_stop(void *opaque, int enable)
  142. {
  143. sh_timer_state *s = (sh_timer_state *)opaque;
  144. #ifdef DEBUG_TIMER
  145. printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
  146. #endif
  147. if (s->enabled && !enable) {
  148. ptimer_stop(s->timer);
  149. }
  150. if (!s->enabled && enable) {
  151. ptimer_run(s->timer, 0);
  152. }
  153. s->enabled = !!enable;
  154. #ifdef DEBUG_TIMER
  155. printf("sh_timer_start_stop done %d\n", s->enabled);
  156. #endif
  157. }
  158. static void sh_timer_tick(void *opaque)
  159. {
  160. sh_timer_state *s = (sh_timer_state *)opaque;
  161. s->int_level = s->enabled;
  162. sh_timer_update(s);
  163. }
  164. static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
  165. {
  166. sh_timer_state *s;
  167. QEMUBH *bh;
  168. s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
  169. s->freq = freq;
  170. s->feat = feat;
  171. s->tcor = 0xffffffff;
  172. s->tcnt = 0xffffffff;
  173. s->tcpr = 0xdeadbeef;
  174. s->tcr = 0;
  175. s->enabled = 0;
  176. s->irq = irq;
  177. bh = qemu_bh_new(sh_timer_tick, s);
  178. s->timer = ptimer_init(bh);
  179. sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
  180. sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
  181. sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
  182. sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
  183. /* ??? Save/restore. */
  184. return s;
  185. }
  186. typedef struct {
  187. MemoryRegion iomem;
  188. MemoryRegion iomem_p4;
  189. MemoryRegion iomem_a7;
  190. void *timer[3];
  191. int level[3];
  192. uint32_t tocr;
  193. uint32_t tstr;
  194. int feat;
  195. } tmu012_state;
  196. static uint64_t tmu012_read(void *opaque, hwaddr offset,
  197. unsigned size)
  198. {
  199. tmu012_state *s = (tmu012_state *)opaque;
  200. #ifdef DEBUG_TIMER
  201. printf("tmu012_read 0x%lx\n", (unsigned long) offset);
  202. #endif
  203. if (offset >= 0x20) {
  204. if (!(s->feat & TMU012_FEAT_3CHAN))
  205. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  206. return sh_timer_read(s->timer[2], offset - 0x20);
  207. }
  208. if (offset >= 0x14)
  209. return sh_timer_read(s->timer[1], offset - 0x14);
  210. if (offset >= 0x08)
  211. return sh_timer_read(s->timer[0], offset - 0x08);
  212. if (offset == 4)
  213. return s->tstr;
  214. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0)
  215. return s->tocr;
  216. hw_error("tmu012_write: Bad offset %x\n", (int)offset);
  217. return 0;
  218. }
  219. static void tmu012_write(void *opaque, hwaddr offset,
  220. uint64_t value, unsigned size)
  221. {
  222. tmu012_state *s = (tmu012_state *)opaque;
  223. #ifdef DEBUG_TIMER
  224. printf("tmu012_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  225. #endif
  226. if (offset >= 0x20) {
  227. if (!(s->feat & TMU012_FEAT_3CHAN))
  228. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  229. sh_timer_write(s->timer[2], offset - 0x20, value);
  230. return;
  231. }
  232. if (offset >= 0x14) {
  233. sh_timer_write(s->timer[1], offset - 0x14, value);
  234. return;
  235. }
  236. if (offset >= 0x08) {
  237. sh_timer_write(s->timer[0], offset - 0x08, value);
  238. return;
  239. }
  240. if (offset == 4) {
  241. sh_timer_start_stop(s->timer[0], value & (1 << 0));
  242. sh_timer_start_stop(s->timer[1], value & (1 << 1));
  243. if (s->feat & TMU012_FEAT_3CHAN)
  244. sh_timer_start_stop(s->timer[2], value & (1 << 2));
  245. else
  246. if (value & (1 << 2))
  247. hw_error("tmu012_write: Bad channel\n");
  248. s->tstr = value;
  249. return;
  250. }
  251. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
  252. s->tocr = value & (1 << 0);
  253. }
  254. }
  255. static const MemoryRegionOps tmu012_ops = {
  256. .read = tmu012_read,
  257. .write = tmu012_write,
  258. .endianness = DEVICE_NATIVE_ENDIAN,
  259. };
  260. void tmu012_init(MemoryRegion *sysmem, hwaddr base,
  261. int feat, uint32_t freq,
  262. qemu_irq ch0_irq, qemu_irq ch1_irq,
  263. qemu_irq ch2_irq0, qemu_irq ch2_irq1)
  264. {
  265. tmu012_state *s;
  266. int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
  267. s = (tmu012_state *)g_malloc0(sizeof(tmu012_state));
  268. s->feat = feat;
  269. s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
  270. s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
  271. if (feat & TMU012_FEAT_3CHAN)
  272. s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
  273. ch2_irq0); /* ch2_irq1 not supported */
  274. memory_region_init_io(&s->iomem, &tmu012_ops, s,
  275. "timer", 0x100000000ULL);
  276. memory_region_init_alias(&s->iomem_p4, "timer-p4",
  277. &s->iomem, 0, 0x1000);
  278. memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
  279. memory_region_init_alias(&s->iomem_a7, "timer-a7",
  280. &s->iomem, 0, 0x1000);
  281. memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
  282. /* ??? Save/restore. */
  283. }