serial.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * QEMU 16550A UART emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2008 Citrix Systems, Inc.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #ifndef HW_SERIAL_H
  26. #define HW_SERIAL_H 1
  27. #include "hw.h"
  28. #include "sysemu/sysemu.h"
  29. #include "exec/memory.h"
  30. #define UART_FIFO_LENGTH 16 /* 16550A Fifo Length */
  31. typedef struct SerialFIFO {
  32. uint8_t data[UART_FIFO_LENGTH];
  33. uint8_t count;
  34. uint8_t itl; /* Interrupt Trigger Level */
  35. uint8_t tail;
  36. uint8_t head;
  37. } SerialFIFO;
  38. struct SerialState {
  39. uint16_t divider;
  40. uint8_t rbr; /* receive register */
  41. uint8_t thr; /* transmit holding register */
  42. uint8_t tsr; /* transmit shift register */
  43. uint8_t ier;
  44. uint8_t iir; /* read only */
  45. uint8_t lcr;
  46. uint8_t mcr;
  47. uint8_t lsr; /* read only */
  48. uint8_t msr; /* read only */
  49. uint8_t scr;
  50. uint8_t fcr;
  51. uint8_t fcr_vmstate; /* we can't write directly this value
  52. it has side effects */
  53. /* NOTE: this hidden state is necessary for tx irq generation as
  54. it can be reset while reading iir */
  55. int thr_ipending;
  56. qemu_irq irq;
  57. CharDriverState *chr;
  58. int last_break_enable;
  59. int it_shift;
  60. int baudbase;
  61. int tsr_retry;
  62. uint32_t wakeup;
  63. /* Time when the last byte was successfully sent out of the tsr */
  64. uint64_t last_xmit_ts;
  65. SerialFIFO recv_fifo;
  66. SerialFIFO xmit_fifo;
  67. struct QEMUTimer *fifo_timeout_timer;
  68. int timeout_ipending; /* timeout interrupt pending state */
  69. struct QEMUTimer *transmit_timer;
  70. uint64_t char_transmit_time; /* time to transmit a char in ticks */
  71. int poll_msl;
  72. struct QEMUTimer *modem_status_poll;
  73. MemoryRegion io;
  74. };
  75. extern const VMStateDescription vmstate_serial;
  76. extern const MemoryRegionOps serial_io_ops;
  77. void serial_init_core(SerialState *s);
  78. void serial_exit_core(SerialState *s);
  79. void serial_set_frequency(SerialState *s, uint32_t frequency);
  80. /* legacy pre qom */
  81. SerialState *serial_init(int base, qemu_irq irq, int baudbase,
  82. CharDriverState *chr, MemoryRegion *system_io);
  83. SerialState *serial_mm_init(MemoryRegion *address_space,
  84. hwaddr base, int it_shift,
  85. qemu_irq irq, int baudbase,
  86. CharDriverState *chr, enum device_endian end);
  87. /* serial-isa.c */
  88. bool serial_isa_init(ISABus *bus, int index, CharDriverState *chr);
  89. #endif