rc4030.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * QEMU JAZZ RC4030 chipset
  3. *
  4. * Copyright (c) 2007-2009 Herve Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "mips.h"
  26. #include "qemu/timer.h"
  27. /********************************************************/
  28. /* debug rc4030 */
  29. //#define DEBUG_RC4030
  30. //#define DEBUG_RC4030_DMA
  31. #ifdef DEBUG_RC4030
  32. #define DPRINTF(fmt, ...) \
  33. do { printf("rc4030: " fmt , ## __VA_ARGS__); } while (0)
  34. static const char* irq_names[] = { "parallel", "floppy", "sound", "video",
  35. "network", "scsi", "keyboard", "mouse", "serial0", "serial1" };
  36. #else
  37. #define DPRINTF(fmt, ...)
  38. #endif
  39. #define RC4030_ERROR(fmt, ...) \
  40. do { fprintf(stderr, "rc4030 ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
  41. /********************************************************/
  42. /* rc4030 emulation */
  43. typedef struct dma_pagetable_entry {
  44. int32_t frame;
  45. int32_t owner;
  46. } QEMU_PACKED dma_pagetable_entry;
  47. #define DMA_PAGESIZE 4096
  48. #define DMA_REG_ENABLE 1
  49. #define DMA_REG_COUNT 2
  50. #define DMA_REG_ADDRESS 3
  51. #define DMA_FLAG_ENABLE 0x0001
  52. #define DMA_FLAG_MEM_TO_DEV 0x0002
  53. #define DMA_FLAG_TC_INTR 0x0100
  54. #define DMA_FLAG_MEM_INTR 0x0200
  55. #define DMA_FLAG_ADDR_INTR 0x0400
  56. typedef struct rc4030State
  57. {
  58. uint32_t config; /* 0x0000: RC4030 config register */
  59. uint32_t revision; /* 0x0008: RC4030 Revision register */
  60. uint32_t invalid_address_register; /* 0x0010: Invalid Address register */
  61. /* DMA */
  62. uint32_t dma_regs[8][4];
  63. uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
  64. uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */
  65. /* cache */
  66. uint32_t cache_maint; /* 0x0030: Cache Maintenance */
  67. uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
  68. uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
  69. uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
  70. uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
  71. uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */
  72. uint32_t nmi_interrupt; /* 0x0200: interrupt source */
  73. uint32_t offset210;
  74. uint32_t nvram_protect; /* 0x0220: NV ram protect register */
  75. uint32_t rem_speed[16];
  76. uint32_t imr_jazz; /* Local bus int enable mask */
  77. uint32_t isr_jazz; /* Local bus int source */
  78. /* timer */
  79. QEMUTimer *periodic_timer;
  80. uint32_t itr; /* Interval timer reload */
  81. qemu_irq timer_irq;
  82. qemu_irq jazz_bus_irq;
  83. MemoryRegion iomem_chipset;
  84. MemoryRegion iomem_jazzio;
  85. } rc4030State;
  86. static void set_next_tick(rc4030State *s)
  87. {
  88. qemu_irq_lower(s->timer_irq);
  89. uint32_t tm_hz;
  90. tm_hz = 1000 / (s->itr + 1);
  91. qemu_mod_timer(s->periodic_timer, qemu_get_clock_ns(vm_clock) +
  92. get_ticks_per_sec() / tm_hz);
  93. }
  94. /* called for accesses to rc4030 */
  95. static uint32_t rc4030_readl(void *opaque, hwaddr addr)
  96. {
  97. rc4030State *s = opaque;
  98. uint32_t val;
  99. addr &= 0x3fff;
  100. switch (addr & ~0x3) {
  101. /* Global config register */
  102. case 0x0000:
  103. val = s->config;
  104. break;
  105. /* Revision register */
  106. case 0x0008:
  107. val = s->revision;
  108. break;
  109. /* Invalid Address register */
  110. case 0x0010:
  111. val = s->invalid_address_register;
  112. break;
  113. /* DMA transl. table base */
  114. case 0x0018:
  115. val = s->dma_tl_base;
  116. break;
  117. /* DMA transl. table limit */
  118. case 0x0020:
  119. val = s->dma_tl_limit;
  120. break;
  121. /* Remote Failed Address */
  122. case 0x0038:
  123. val = s->remote_failed_address;
  124. break;
  125. /* Memory Failed Address */
  126. case 0x0040:
  127. val = s->memory_failed_address;
  128. break;
  129. /* I/O Cache Byte Mask */
  130. case 0x0058:
  131. val = s->cache_bmask;
  132. /* HACK */
  133. if (s->cache_bmask == (uint32_t)-1)
  134. s->cache_bmask = 0;
  135. break;
  136. /* Remote Speed Registers */
  137. case 0x0070:
  138. case 0x0078:
  139. case 0x0080:
  140. case 0x0088:
  141. case 0x0090:
  142. case 0x0098:
  143. case 0x00a0:
  144. case 0x00a8:
  145. case 0x00b0:
  146. case 0x00b8:
  147. case 0x00c0:
  148. case 0x00c8:
  149. case 0x00d0:
  150. case 0x00d8:
  151. case 0x00e0:
  152. case 0x00e8:
  153. val = s->rem_speed[(addr - 0x0070) >> 3];
  154. break;
  155. /* DMA channel base address */
  156. case 0x0100:
  157. case 0x0108:
  158. case 0x0110:
  159. case 0x0118:
  160. case 0x0120:
  161. case 0x0128:
  162. case 0x0130:
  163. case 0x0138:
  164. case 0x0140:
  165. case 0x0148:
  166. case 0x0150:
  167. case 0x0158:
  168. case 0x0160:
  169. case 0x0168:
  170. case 0x0170:
  171. case 0x0178:
  172. case 0x0180:
  173. case 0x0188:
  174. case 0x0190:
  175. case 0x0198:
  176. case 0x01a0:
  177. case 0x01a8:
  178. case 0x01b0:
  179. case 0x01b8:
  180. case 0x01c0:
  181. case 0x01c8:
  182. case 0x01d0:
  183. case 0x01d8:
  184. case 0x01e0:
  185. case 0x01e8:
  186. case 0x01f0:
  187. case 0x01f8:
  188. {
  189. int entry = (addr - 0x0100) >> 5;
  190. int idx = (addr & 0x1f) >> 3;
  191. val = s->dma_regs[entry][idx];
  192. }
  193. break;
  194. /* Interrupt source */
  195. case 0x0200:
  196. val = s->nmi_interrupt;
  197. break;
  198. /* Error type */
  199. case 0x0208:
  200. val = 0;
  201. break;
  202. /* Offset 0x0210 */
  203. case 0x0210:
  204. val = s->offset210;
  205. break;
  206. /* NV ram protect register */
  207. case 0x0220:
  208. val = s->nvram_protect;
  209. break;
  210. /* Interval timer count */
  211. case 0x0230:
  212. val = 0;
  213. qemu_irq_lower(s->timer_irq);
  214. break;
  215. /* EISA interrupt */
  216. case 0x0238:
  217. val = 7; /* FIXME: should be read from EISA controller */
  218. break;
  219. default:
  220. RC4030_ERROR("invalid read [" TARGET_FMT_plx "]\n", addr);
  221. val = 0;
  222. break;
  223. }
  224. if ((addr & ~3) != 0x230) {
  225. DPRINTF("read 0x%02x at " TARGET_FMT_plx "\n", val, addr);
  226. }
  227. return val;
  228. }
  229. static uint32_t rc4030_readw(void *opaque, hwaddr addr)
  230. {
  231. uint32_t v = rc4030_readl(opaque, addr & ~0x3);
  232. if (addr & 0x2)
  233. return v >> 16;
  234. else
  235. return v & 0xffff;
  236. }
  237. static uint32_t rc4030_readb(void *opaque, hwaddr addr)
  238. {
  239. uint32_t v = rc4030_readl(opaque, addr & ~0x3);
  240. return (v >> (8 * (addr & 0x3))) & 0xff;
  241. }
  242. static void rc4030_writel(void *opaque, hwaddr addr, uint32_t val)
  243. {
  244. rc4030State *s = opaque;
  245. addr &= 0x3fff;
  246. DPRINTF("write 0x%02x at " TARGET_FMT_plx "\n", val, addr);
  247. switch (addr & ~0x3) {
  248. /* Global config register */
  249. case 0x0000:
  250. s->config = val;
  251. break;
  252. /* DMA transl. table base */
  253. case 0x0018:
  254. s->dma_tl_base = val;
  255. break;
  256. /* DMA transl. table limit */
  257. case 0x0020:
  258. s->dma_tl_limit = val;
  259. break;
  260. /* DMA transl. table invalidated */
  261. case 0x0028:
  262. break;
  263. /* Cache Maintenance */
  264. case 0x0030:
  265. s->cache_maint = val;
  266. break;
  267. /* I/O Cache Physical Tag */
  268. case 0x0048:
  269. s->cache_ptag = val;
  270. break;
  271. /* I/O Cache Logical Tag */
  272. case 0x0050:
  273. s->cache_ltag = val;
  274. break;
  275. /* I/O Cache Byte Mask */
  276. case 0x0058:
  277. s->cache_bmask |= val; /* HACK */
  278. break;
  279. /* I/O Cache Buffer Window */
  280. case 0x0060:
  281. /* HACK */
  282. if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
  283. hwaddr dest = s->cache_ptag & ~0x1;
  284. dest += (s->cache_maint & 0x3) << 3;
  285. cpu_physical_memory_write(dest, &val, 4);
  286. }
  287. break;
  288. /* Remote Speed Registers */
  289. case 0x0070:
  290. case 0x0078:
  291. case 0x0080:
  292. case 0x0088:
  293. case 0x0090:
  294. case 0x0098:
  295. case 0x00a0:
  296. case 0x00a8:
  297. case 0x00b0:
  298. case 0x00b8:
  299. case 0x00c0:
  300. case 0x00c8:
  301. case 0x00d0:
  302. case 0x00d8:
  303. case 0x00e0:
  304. case 0x00e8:
  305. s->rem_speed[(addr - 0x0070) >> 3] = val;
  306. break;
  307. /* DMA channel base address */
  308. case 0x0100:
  309. case 0x0108:
  310. case 0x0110:
  311. case 0x0118:
  312. case 0x0120:
  313. case 0x0128:
  314. case 0x0130:
  315. case 0x0138:
  316. case 0x0140:
  317. case 0x0148:
  318. case 0x0150:
  319. case 0x0158:
  320. case 0x0160:
  321. case 0x0168:
  322. case 0x0170:
  323. case 0x0178:
  324. case 0x0180:
  325. case 0x0188:
  326. case 0x0190:
  327. case 0x0198:
  328. case 0x01a0:
  329. case 0x01a8:
  330. case 0x01b0:
  331. case 0x01b8:
  332. case 0x01c0:
  333. case 0x01c8:
  334. case 0x01d0:
  335. case 0x01d8:
  336. case 0x01e0:
  337. case 0x01e8:
  338. case 0x01f0:
  339. case 0x01f8:
  340. {
  341. int entry = (addr - 0x0100) >> 5;
  342. int idx = (addr & 0x1f) >> 3;
  343. s->dma_regs[entry][idx] = val;
  344. }
  345. break;
  346. /* Offset 0x0210 */
  347. case 0x0210:
  348. s->offset210 = val;
  349. break;
  350. /* Interval timer reload */
  351. case 0x0228:
  352. s->itr = val;
  353. qemu_irq_lower(s->timer_irq);
  354. set_next_tick(s);
  355. break;
  356. /* EISA interrupt */
  357. case 0x0238:
  358. break;
  359. default:
  360. RC4030_ERROR("invalid write of 0x%02x at [" TARGET_FMT_plx "]\n", val, addr);
  361. break;
  362. }
  363. }
  364. static void rc4030_writew(void *opaque, hwaddr addr, uint32_t val)
  365. {
  366. uint32_t old_val = rc4030_readl(opaque, addr & ~0x3);
  367. if (addr & 0x2)
  368. val = (val << 16) | (old_val & 0x0000ffff);
  369. else
  370. val = val | (old_val & 0xffff0000);
  371. rc4030_writel(opaque, addr & ~0x3, val);
  372. }
  373. static void rc4030_writeb(void *opaque, hwaddr addr, uint32_t val)
  374. {
  375. uint32_t old_val = rc4030_readl(opaque, addr & ~0x3);
  376. switch (addr & 3) {
  377. case 0:
  378. val = val | (old_val & 0xffffff00);
  379. break;
  380. case 1:
  381. val = (val << 8) | (old_val & 0xffff00ff);
  382. break;
  383. case 2:
  384. val = (val << 16) | (old_val & 0xff00ffff);
  385. break;
  386. case 3:
  387. val = (val << 24) | (old_val & 0x00ffffff);
  388. break;
  389. }
  390. rc4030_writel(opaque, addr & ~0x3, val);
  391. }
  392. static const MemoryRegionOps rc4030_ops = {
  393. .old_mmio = {
  394. .read = { rc4030_readb, rc4030_readw, rc4030_readl, },
  395. .write = { rc4030_writeb, rc4030_writew, rc4030_writel, },
  396. },
  397. .endianness = DEVICE_NATIVE_ENDIAN,
  398. };
  399. static void update_jazz_irq(rc4030State *s)
  400. {
  401. uint16_t pending;
  402. pending = s->isr_jazz & s->imr_jazz;
  403. #ifdef DEBUG_RC4030
  404. if (s->isr_jazz != 0) {
  405. uint32_t irq = 0;
  406. DPRINTF("pending irqs:");
  407. for (irq = 0; irq < ARRAY_SIZE(irq_names); irq++) {
  408. if (s->isr_jazz & (1 << irq)) {
  409. printf(" %s", irq_names[irq]);
  410. if (!(s->imr_jazz & (1 << irq))) {
  411. printf("(ignored)");
  412. }
  413. }
  414. }
  415. printf("\n");
  416. }
  417. #endif
  418. if (pending != 0)
  419. qemu_irq_raise(s->jazz_bus_irq);
  420. else
  421. qemu_irq_lower(s->jazz_bus_irq);
  422. }
  423. static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
  424. {
  425. rc4030State *s = opaque;
  426. if (level) {
  427. s->isr_jazz |= 1 << irq;
  428. } else {
  429. s->isr_jazz &= ~(1 << irq);
  430. }
  431. update_jazz_irq(s);
  432. }
  433. static void rc4030_periodic_timer(void *opaque)
  434. {
  435. rc4030State *s = opaque;
  436. set_next_tick(s);
  437. qemu_irq_raise(s->timer_irq);
  438. }
  439. static uint32_t jazzio_readw(void *opaque, hwaddr addr)
  440. {
  441. rc4030State *s = opaque;
  442. uint32_t val;
  443. uint32_t irq;
  444. addr &= 0xfff;
  445. switch (addr) {
  446. /* Local bus int source */
  447. case 0x00: {
  448. uint32_t pending = s->isr_jazz & s->imr_jazz;
  449. val = 0;
  450. irq = 0;
  451. while (pending) {
  452. if (pending & 1) {
  453. DPRINTF("returning irq %s\n", irq_names[irq]);
  454. val = (irq + 1) << 2;
  455. break;
  456. }
  457. irq++;
  458. pending >>= 1;
  459. }
  460. break;
  461. }
  462. /* Local bus int enable mask */
  463. case 0x02:
  464. val = s->imr_jazz;
  465. break;
  466. default:
  467. RC4030_ERROR("(jazz io controller) invalid read [" TARGET_FMT_plx "]\n", addr);
  468. val = 0;
  469. }
  470. DPRINTF("(jazz io controller) read 0x%04x at " TARGET_FMT_plx "\n", val, addr);
  471. return val;
  472. }
  473. static uint32_t jazzio_readb(void *opaque, hwaddr addr)
  474. {
  475. uint32_t v;
  476. v = jazzio_readw(opaque, addr & ~0x1);
  477. return (v >> (8 * (addr & 0x1))) & 0xff;
  478. }
  479. static uint32_t jazzio_readl(void *opaque, hwaddr addr)
  480. {
  481. uint32_t v;
  482. v = jazzio_readw(opaque, addr);
  483. v |= jazzio_readw(opaque, addr + 2) << 16;
  484. return v;
  485. }
  486. static void jazzio_writew(void *opaque, hwaddr addr, uint32_t val)
  487. {
  488. rc4030State *s = opaque;
  489. addr &= 0xfff;
  490. DPRINTF("(jazz io controller) write 0x%04x at " TARGET_FMT_plx "\n", val, addr);
  491. switch (addr) {
  492. /* Local bus int enable mask */
  493. case 0x02:
  494. s->imr_jazz = val;
  495. update_jazz_irq(s);
  496. break;
  497. default:
  498. RC4030_ERROR("(jazz io controller) invalid write of 0x%04x at [" TARGET_FMT_plx "]\n", val, addr);
  499. break;
  500. }
  501. }
  502. static void jazzio_writeb(void *opaque, hwaddr addr, uint32_t val)
  503. {
  504. uint32_t old_val = jazzio_readw(opaque, addr & ~0x1);
  505. switch (addr & 1) {
  506. case 0:
  507. val = val | (old_val & 0xff00);
  508. break;
  509. case 1:
  510. val = (val << 8) | (old_val & 0x00ff);
  511. break;
  512. }
  513. jazzio_writew(opaque, addr & ~0x1, val);
  514. }
  515. static void jazzio_writel(void *opaque, hwaddr addr, uint32_t val)
  516. {
  517. jazzio_writew(opaque, addr, val & 0xffff);
  518. jazzio_writew(opaque, addr + 2, (val >> 16) & 0xffff);
  519. }
  520. static const MemoryRegionOps jazzio_ops = {
  521. .old_mmio = {
  522. .read = { jazzio_readb, jazzio_readw, jazzio_readl, },
  523. .write = { jazzio_writeb, jazzio_writew, jazzio_writel, },
  524. },
  525. .endianness = DEVICE_NATIVE_ENDIAN,
  526. };
  527. static void rc4030_reset(void *opaque)
  528. {
  529. rc4030State *s = opaque;
  530. int i;
  531. s->config = 0x410; /* some boards seem to accept 0x104 too */
  532. s->revision = 1;
  533. s->invalid_address_register = 0;
  534. memset(s->dma_regs, 0, sizeof(s->dma_regs));
  535. s->dma_tl_base = s->dma_tl_limit = 0;
  536. s->remote_failed_address = s->memory_failed_address = 0;
  537. s->cache_maint = 0;
  538. s->cache_ptag = s->cache_ltag = 0;
  539. s->cache_bmask = 0;
  540. s->offset210 = 0x18186;
  541. s->nvram_protect = 7;
  542. for (i = 0; i < 15; i++)
  543. s->rem_speed[i] = 7;
  544. s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
  545. s->isr_jazz = 0;
  546. s->itr = 0;
  547. qemu_irq_lower(s->timer_irq);
  548. qemu_irq_lower(s->jazz_bus_irq);
  549. }
  550. static int rc4030_load(QEMUFile *f, void *opaque, int version_id)
  551. {
  552. rc4030State* s = opaque;
  553. int i, j;
  554. if (version_id != 2)
  555. return -EINVAL;
  556. s->config = qemu_get_be32(f);
  557. s->invalid_address_register = qemu_get_be32(f);
  558. for (i = 0; i < 8; i++)
  559. for (j = 0; j < 4; j++)
  560. s->dma_regs[i][j] = qemu_get_be32(f);
  561. s->dma_tl_base = qemu_get_be32(f);
  562. s->dma_tl_limit = qemu_get_be32(f);
  563. s->cache_maint = qemu_get_be32(f);
  564. s->remote_failed_address = qemu_get_be32(f);
  565. s->memory_failed_address = qemu_get_be32(f);
  566. s->cache_ptag = qemu_get_be32(f);
  567. s->cache_ltag = qemu_get_be32(f);
  568. s->cache_bmask = qemu_get_be32(f);
  569. s->offset210 = qemu_get_be32(f);
  570. s->nvram_protect = qemu_get_be32(f);
  571. for (i = 0; i < 15; i++)
  572. s->rem_speed[i] = qemu_get_be32(f);
  573. s->imr_jazz = qemu_get_be32(f);
  574. s->isr_jazz = qemu_get_be32(f);
  575. s->itr = qemu_get_be32(f);
  576. set_next_tick(s);
  577. update_jazz_irq(s);
  578. return 0;
  579. }
  580. static void rc4030_save(QEMUFile *f, void *opaque)
  581. {
  582. rc4030State* s = opaque;
  583. int i, j;
  584. qemu_put_be32(f, s->config);
  585. qemu_put_be32(f, s->invalid_address_register);
  586. for (i = 0; i < 8; i++)
  587. for (j = 0; j < 4; j++)
  588. qemu_put_be32(f, s->dma_regs[i][j]);
  589. qemu_put_be32(f, s->dma_tl_base);
  590. qemu_put_be32(f, s->dma_tl_limit);
  591. qemu_put_be32(f, s->cache_maint);
  592. qemu_put_be32(f, s->remote_failed_address);
  593. qemu_put_be32(f, s->memory_failed_address);
  594. qemu_put_be32(f, s->cache_ptag);
  595. qemu_put_be32(f, s->cache_ltag);
  596. qemu_put_be32(f, s->cache_bmask);
  597. qemu_put_be32(f, s->offset210);
  598. qemu_put_be32(f, s->nvram_protect);
  599. for (i = 0; i < 15; i++)
  600. qemu_put_be32(f, s->rem_speed[i]);
  601. qemu_put_be32(f, s->imr_jazz);
  602. qemu_put_be32(f, s->isr_jazz);
  603. qemu_put_be32(f, s->itr);
  604. }
  605. void rc4030_dma_memory_rw(void *opaque, hwaddr addr, uint8_t *buf, int len, int is_write)
  606. {
  607. rc4030State *s = opaque;
  608. hwaddr entry_addr;
  609. hwaddr phys_addr;
  610. dma_pagetable_entry entry;
  611. int index;
  612. int ncpy, i;
  613. i = 0;
  614. for (;;) {
  615. if (i == len) {
  616. break;
  617. }
  618. ncpy = DMA_PAGESIZE - (addr & (DMA_PAGESIZE - 1));
  619. if (ncpy > len - i)
  620. ncpy = len - i;
  621. /* Get DMA translation table entry */
  622. index = addr / DMA_PAGESIZE;
  623. if (index >= s->dma_tl_limit / sizeof(dma_pagetable_entry)) {
  624. break;
  625. }
  626. entry_addr = s->dma_tl_base + index * sizeof(dma_pagetable_entry);
  627. /* XXX: not sure. should we really use only lowest bits? */
  628. entry_addr &= 0x7fffffff;
  629. cpu_physical_memory_read(entry_addr, &entry, sizeof(entry));
  630. /* Read/write data at right place */
  631. phys_addr = entry.frame + (addr & (DMA_PAGESIZE - 1));
  632. cpu_physical_memory_rw(phys_addr, &buf[i], ncpy, is_write);
  633. i += ncpy;
  634. addr += ncpy;
  635. }
  636. }
  637. static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write)
  638. {
  639. rc4030State *s = opaque;
  640. hwaddr dma_addr;
  641. int dev_to_mem;
  642. s->dma_regs[n][DMA_REG_ENABLE] &= ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);
  643. /* Check DMA channel consistency */
  644. dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
  645. if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
  646. (is_write != dev_to_mem)) {
  647. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
  648. s->nmi_interrupt |= 1 << n;
  649. return;
  650. }
  651. /* Get start address and len */
  652. if (len > s->dma_regs[n][DMA_REG_COUNT])
  653. len = s->dma_regs[n][DMA_REG_COUNT];
  654. dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];
  655. /* Read/write data at right place */
  656. rc4030_dma_memory_rw(opaque, dma_addr, buf, len, is_write);
  657. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
  658. s->dma_regs[n][DMA_REG_COUNT] -= len;
  659. #ifdef DEBUG_RC4030_DMA
  660. {
  661. int i, j;
  662. printf("rc4030 dma: Copying %d bytes %s host %p\n",
  663. len, is_write ? "from" : "to", buf);
  664. for (i = 0; i < len; i += 16) {
  665. int n = 16;
  666. if (n > len - i) {
  667. n = len - i;
  668. }
  669. for (j = 0; j < n; j++)
  670. printf("%02x ", buf[i + j]);
  671. while (j++ < 16)
  672. printf(" ");
  673. printf("| ");
  674. for (j = 0; j < n; j++)
  675. printf("%c", isprint(buf[i + j]) ? buf[i + j] : '.');
  676. printf("\n");
  677. }
  678. }
  679. #endif
  680. }
  681. struct rc4030DMAState {
  682. void *opaque;
  683. int n;
  684. };
  685. void rc4030_dma_read(void *dma, uint8_t *buf, int len)
  686. {
  687. rc4030_dma s = dma;
  688. rc4030_do_dma(s->opaque, s->n, buf, len, 0);
  689. }
  690. void rc4030_dma_write(void *dma, uint8_t *buf, int len)
  691. {
  692. rc4030_dma s = dma;
  693. rc4030_do_dma(s->opaque, s->n, buf, len, 1);
  694. }
  695. static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
  696. {
  697. rc4030_dma *s;
  698. struct rc4030DMAState *p;
  699. int i;
  700. s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n);
  701. p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n);
  702. for (i = 0; i < n; i++) {
  703. p->opaque = opaque;
  704. p->n = i;
  705. s[i] = p;
  706. p++;
  707. }
  708. return s;
  709. }
  710. void *rc4030_init(qemu_irq timer, qemu_irq jazz_bus,
  711. qemu_irq **irqs, rc4030_dma **dmas,
  712. MemoryRegion *sysmem)
  713. {
  714. rc4030State *s;
  715. s = g_malloc0(sizeof(rc4030State));
  716. *irqs = qemu_allocate_irqs(rc4030_irq_jazz_request, s, 16);
  717. *dmas = rc4030_allocate_dmas(s, 4);
  718. s->periodic_timer = qemu_new_timer_ns(vm_clock, rc4030_periodic_timer, s);
  719. s->timer_irq = timer;
  720. s->jazz_bus_irq = jazz_bus;
  721. qemu_register_reset(rc4030_reset, s);
  722. register_savevm(NULL, "rc4030", 0, 2, rc4030_save, rc4030_load, s);
  723. rc4030_reset(s);
  724. memory_region_init_io(&s->iomem_chipset, &rc4030_ops, s,
  725. "rc4030.chipset", 0x300);
  726. memory_region_add_subregion(sysmem, 0x80000000, &s->iomem_chipset);
  727. memory_region_init_io(&s->iomem_jazzio, &jazzio_ops, s,
  728. "rc4030.jazzio", 0x00001000);
  729. memory_region_add_subregion(sysmem, 0xf0000000, &s->iomem_jazzio);
  730. return s;
  731. }