q35.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * q35.h
  3. *
  4. * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
  5. * VA Linux Systems Japan K.K.
  6. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU Lesser General Public
  19. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  20. */
  21. #ifndef HW_Q35_H
  22. #define HW_Q35_H
  23. #include "hw.h"
  24. #include "qemu/range.h"
  25. #include "isa.h"
  26. #include "sysbus.h"
  27. #include "pc.h"
  28. #include "apm.h"
  29. #include "apic.h"
  30. #include "pci/pci.h"
  31. #include "pci/pcie_host.h"
  32. #include "acpi.h"
  33. #include "acpi_ich9.h"
  34. #include "pam.h"
  35. #define TYPE_Q35_HOST_DEVICE "q35-pcihost"
  36. #define Q35_HOST_DEVICE(obj) \
  37. OBJECT_CHECK(Q35PCIHost, (obj), TYPE_Q35_HOST_DEVICE)
  38. #define TYPE_MCH_PCI_DEVICE "mch"
  39. #define MCH_PCI_DEVICE(obj) \
  40. OBJECT_CHECK(MCHPCIState, (obj), TYPE_MCH_PCI_DEVICE)
  41. typedef struct MCHPCIState {
  42. PCIDevice d;
  43. MemoryRegion *ram_memory;
  44. MemoryRegion *pci_address_space;
  45. MemoryRegion *system_memory;
  46. MemoryRegion *address_space_io;
  47. PAMMemoryRegion pam_regions[13];
  48. MemoryRegion smram_region;
  49. MemoryRegion pci_hole;
  50. MemoryRegion pci_hole_64bit;
  51. uint8_t smm_enabled;
  52. ram_addr_t below_4g_mem_size;
  53. ram_addr_t above_4g_mem_size;
  54. } MCHPCIState;
  55. typedef struct Q35PCIHost {
  56. PCIExpressHost host;
  57. MCHPCIState mch;
  58. } Q35PCIHost;
  59. #define Q35_MASK(bit, ms_bit, ls_bit) \
  60. ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1)))
  61. /*
  62. * gmch part
  63. */
  64. /* PCI configuration */
  65. #define MCH_HOST_BRIDGE "MCH"
  66. #define MCH_HOST_BRIDGE_CONFIG_ADDR 0xcf8
  67. #define MCH_HOST_BRIDGE_CONFIG_DATA 0xcfc
  68. /* D0:F0 configuration space */
  69. #define MCH_HOST_BRIDGE_REVISION_DEFUALT 0x0
  70. #define MCH_HOST_BRIDGE_PCIEXBAR 0x60 /* 64bit register */
  71. #define MCH_HOST_BRIDGE_PCIEXBAR_SIZE 8 /* 64bit register */
  72. #define MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT 0xb0000000
  73. #define MCH_HOST_BRIDGE_PCIEXBAR_ADMSK Q35_MASK(64, 35, 28)
  74. #define MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK ((uint64_t)(1 << 26))
  75. #define MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK ((uint64_t)(1 << 25))
  76. #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK ((uint64_t)(0x3 << 1))
  77. #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M ((uint64_t)(0x0 << 1))
  78. #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M ((uint64_t)(0x1 << 1))
  79. #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M ((uint64_t)(0x2 << 1))
  80. #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD ((uint64_t)(0x3 << 1))
  81. #define MCH_HOST_BRIDGE_PCIEXBAREN ((uint64_t)1)
  82. #define MCH_HOST_BRIDGE_PAM_NB 7
  83. #define MCH_HOST_BRIDGE_PAM_SIZE 7
  84. #define MCH_HOST_BRIDGE_PAM0 0x90
  85. #define MCH_HOST_BRIDGE_PAM_BIOS_AREA 0xf0000
  86. #define MCH_HOST_BRIDGE_PAM_AREA_SIZE 0x10000 /* 16KB */
  87. #define MCH_HOST_BRIDGE_PAM1 0x91
  88. #define MCH_HOST_BRIDGE_PAM_EXPAN_AREA 0xc0000
  89. #define MCH_HOST_BRIDGE_PAM_EXPAN_SIZE 0x04000
  90. #define MCH_HOST_BRIDGE_PAM2 0x92
  91. #define MCH_HOST_BRIDGE_PAM3 0x93
  92. #define MCH_HOST_BRIDGE_PAM4 0x94
  93. #define MCH_HOST_BRIDGE_PAM_EXBIOS_AREA 0xe0000
  94. #define MCH_HOST_BRIDGE_PAM_EXBIOS_SIZE 0x04000
  95. #define MCH_HOST_BRIDGE_PAM5 0x95
  96. #define MCH_HOST_BRIDGE_PAM6 0x96
  97. #define MCH_HOST_BRIDGE_PAM_WE_HI ((uint8_t)(0x2 << 4))
  98. #define MCH_HOST_BRIDGE_PAM_RE_HI ((uint8_t)(0x1 << 4))
  99. #define MCH_HOST_BRIDGE_PAM_HI_MASK ((uint8_t)(0x3 << 4))
  100. #define MCH_HOST_BRIDGE_PAM_WE_LO ((uint8_t)0x2)
  101. #define MCH_HOST_BRIDGE_PAM_RE_LO ((uint8_t)0x1)
  102. #define MCH_HOST_BRIDGE_PAM_LO_MASK ((uint8_t)0x3)
  103. #define MCH_HOST_BRIDGE_PAM_WE ((uint8_t)0x2)
  104. #define MCH_HOST_BRIDGE_PAM_RE ((uint8_t)0x1)
  105. #define MCH_HOST_BRIDGE_PAM_MASK ((uint8_t)0x3)
  106. #define MCH_HOST_BRDIGE_SMRAM 0x9d
  107. #define MCH_HOST_BRDIGE_SMRAM_SIZE 1
  108. #define MCH_HOST_BRIDGE_SMRAM_DEFAULT ((uint8_t)0x2)
  109. #define MCH_HOST_BRIDGE_SMRAM_D_OPEN ((uint8_t)(1 << 6))
  110. #define MCH_HOST_BRIDGE_SMRAM_D_CLS ((uint8_t)(1 << 5))
  111. #define MCH_HOST_BRIDGE_SMRAM_D_LCK ((uint8_t)(1 << 4))
  112. #define MCH_HOST_BRIDGE_SMRAM_G_SMRAME ((uint8_t)(1 << 3))
  113. #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG_MASK ((uint8_t)0x7)
  114. #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG ((uint8_t)0x2) /* hardwired to b010 */
  115. #define MCH_HOST_BRIDGE_SMRAM_C_BASE 0xa0000
  116. #define MCH_HOST_BRIDGE_SMRAM_C_END 0xc0000
  117. #define MCH_HOST_BRIDGE_SMRAM_C_SIZE 0x20000
  118. #define MCH_HOST_BRIDGE_UPPER_SYSTEM_BIOS_END 0x100000
  119. #define MCH_HOST_BRIDGE_ESMRAMC 0x9e
  120. #define MCH_HOST_BRDIGE_ESMRAMC_H_SMRAME ((uint8_t)(1 << 6))
  121. #define MCH_HOST_BRDIGE_ESMRAMC_E_SMERR ((uint8_t)(1 << 5))
  122. #define MCH_HOST_BRDIGE_ESMRAMC_SM_CACHE ((uint8_t)(1 << 4))
  123. #define MCH_HOST_BRDIGE_ESMRAMC_SM_L1 ((uint8_t)(1 << 3))
  124. #define MCH_HOST_BRDIGE_ESMRAMC_SM_L2 ((uint8_t)(1 << 2))
  125. #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_MASK ((uint8_t)(0x3 << 1))
  126. #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_1MB ((uint8_t)(0x0 << 1))
  127. #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_2MB ((uint8_t)(0x1 << 1))
  128. #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_8MB ((uint8_t)(0x2 << 1))
  129. #define MCH_HOST_BRDIGE_ESMRAMC_T_EN ((uint8_t)1)
  130. /* D1:F0 PCIE* port*/
  131. #define MCH_PCIE_DEV 1
  132. #define MCH_PCIE_FUNC 0
  133. #endif /* HW_Q35_H */