2
0

q35.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * QEMU MCH/ICH9 PCI Bridge Emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. * Copyright (c) 2009, 2010, 2011
  6. * Isaku Yamahata <yamahata at valinux co jp>
  7. * VA Linux Systems Japan K.K.
  8. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  9. *
  10. * This is based on piix_pci.c, but heavily modified.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a copy
  13. * of this software and associated documentation files (the "Software"), to deal
  14. * in the Software without restriction, including without limitation the rights
  15. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  16. * copies of the Software, and to permit persons to whom the Software is
  17. * furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice shall be included in
  20. * all copies or substantial portions of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  27. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  28. * THE SOFTWARE.
  29. */
  30. #include "hw.h"
  31. #include "q35.h"
  32. /****************************************************************************
  33. * Q35 host
  34. */
  35. static int q35_host_init(SysBusDevice *dev)
  36. {
  37. PCIBus *b;
  38. PCIHostState *pci = FROM_SYSBUS(PCIHostState, dev);
  39. Q35PCIHost *s = Q35_HOST_DEVICE(&dev->qdev);
  40. memory_region_init_io(&pci->conf_mem, &pci_host_conf_le_ops, pci,
  41. "pci-conf-idx", 4);
  42. sysbus_add_io(dev, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
  43. sysbus_init_ioports(&pci->busdev, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
  44. memory_region_init_io(&pci->data_mem, &pci_host_data_le_ops, pci,
  45. "pci-conf-data", 4);
  46. sysbus_add_io(dev, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
  47. sysbus_init_ioports(&pci->busdev, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
  48. if (pcie_host_init(&s->host) < 0) {
  49. return -1;
  50. }
  51. b = pci_bus_new(&s->host.pci.busdev.qdev, "pcie.0",
  52. s->mch.pci_address_space, s->mch.address_space_io, 0);
  53. s->host.pci.bus = b;
  54. qdev_set_parent_bus(DEVICE(&s->mch), BUS(b));
  55. qdev_init_nofail(DEVICE(&s->mch));
  56. return 0;
  57. }
  58. static Property mch_props[] = {
  59. DEFINE_PROP_UINT64("MCFG", Q35PCIHost, host.base_addr,
  60. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
  61. DEFINE_PROP_END_OF_LIST(),
  62. };
  63. static void q35_host_class_init(ObjectClass *klass, void *data)
  64. {
  65. DeviceClass *dc = DEVICE_CLASS(klass);
  66. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  67. k->init = q35_host_init;
  68. dc->props = mch_props;
  69. }
  70. static void q35_host_initfn(Object *obj)
  71. {
  72. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  73. object_initialize(&s->mch, TYPE_MCH_PCI_DEVICE);
  74. object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
  75. qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
  76. qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
  77. }
  78. static const TypeInfo q35_host_info = {
  79. .name = TYPE_Q35_HOST_DEVICE,
  80. .parent = TYPE_PCIE_HOST_BRIDGE,
  81. .instance_size = sizeof(Q35PCIHost),
  82. .instance_init = q35_host_initfn,
  83. .class_init = q35_host_class_init,
  84. };
  85. /****************************************************************************
  86. * MCH D0:F0
  87. */
  88. /* PCIe MMCFG */
  89. static void mch_update_pciexbar(MCHPCIState *mch)
  90. {
  91. PCIDevice *pci_dev = &mch->d;
  92. BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
  93. DeviceState *qdev = bus->parent;
  94. Q35PCIHost *s = Q35_HOST_DEVICE(qdev);
  95. uint64_t pciexbar;
  96. int enable;
  97. uint64_t addr;
  98. uint64_t addr_mask;
  99. uint32_t length;
  100. pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
  101. enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
  102. addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
  103. switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
  104. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
  105. length = 256 * 1024 * 1024;
  106. break;
  107. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
  108. length = 128 * 1024 * 1024;
  109. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
  110. MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  111. break;
  112. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
  113. length = 64 * 1024 * 1024;
  114. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  115. break;
  116. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
  117. default:
  118. enable = 0;
  119. length = 0;
  120. abort();
  121. break;
  122. }
  123. addr = pciexbar & addr_mask;
  124. pcie_host_mmcfg_update(&s->host, enable, addr, length);
  125. }
  126. /* PAM */
  127. static void mch_update_pam(MCHPCIState *mch)
  128. {
  129. int i;
  130. memory_region_transaction_begin();
  131. for (i = 0; i < 13; i++) {
  132. pam_update(&mch->pam_regions[i], i,
  133. mch->d.config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
  134. }
  135. memory_region_transaction_commit();
  136. }
  137. /* SMRAM */
  138. static void mch_update_smram(MCHPCIState *mch)
  139. {
  140. memory_region_transaction_begin();
  141. smram_update(&mch->smram_region, mch->d.config[MCH_HOST_BRDIGE_SMRAM],
  142. mch->smm_enabled);
  143. memory_region_transaction_commit();
  144. }
  145. static void mch_set_smm(int smm, void *arg)
  146. {
  147. MCHPCIState *mch = arg;
  148. memory_region_transaction_begin();
  149. smram_set_smm(&mch->smm_enabled, smm, mch->d.config[MCH_HOST_BRDIGE_SMRAM],
  150. &mch->smram_region);
  151. memory_region_transaction_commit();
  152. }
  153. static void mch_write_config(PCIDevice *d,
  154. uint32_t address, uint32_t val, int len)
  155. {
  156. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  157. /* XXX: implement SMRAM.D_LOCK */
  158. pci_default_write_config(d, address, val, len);
  159. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
  160. MCH_HOST_BRIDGE_PAM_SIZE)) {
  161. mch_update_pam(mch);
  162. }
  163. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
  164. MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
  165. mch_update_pciexbar(mch);
  166. }
  167. if (ranges_overlap(address, len, MCH_HOST_BRDIGE_SMRAM,
  168. MCH_HOST_BRDIGE_SMRAM_SIZE)) {
  169. mch_update_smram(mch);
  170. }
  171. }
  172. static void mch_update(MCHPCIState *mch)
  173. {
  174. mch_update_pciexbar(mch);
  175. mch_update_pam(mch);
  176. mch_update_smram(mch);
  177. }
  178. static int mch_post_load(void *opaque, int version_id)
  179. {
  180. MCHPCIState *mch = opaque;
  181. mch_update(mch);
  182. return 0;
  183. }
  184. static const VMStateDescription vmstate_mch = {
  185. .name = "mch",
  186. .version_id = 1,
  187. .minimum_version_id = 1,
  188. .minimum_version_id_old = 1,
  189. .post_load = mch_post_load,
  190. .fields = (VMStateField []) {
  191. VMSTATE_PCI_DEVICE(d, MCHPCIState),
  192. VMSTATE_UINT8(smm_enabled, MCHPCIState),
  193. VMSTATE_END_OF_LIST()
  194. }
  195. };
  196. static void mch_reset(DeviceState *qdev)
  197. {
  198. PCIDevice *d = PCI_DEVICE(qdev);
  199. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  200. pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
  201. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
  202. d->config[MCH_HOST_BRDIGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
  203. mch_update(mch);
  204. }
  205. static int mch_init(PCIDevice *d)
  206. {
  207. int i;
  208. hwaddr pci_hole64_size;
  209. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  210. /* setup pci memory regions */
  211. memory_region_init_alias(&mch->pci_hole, "pci-hole",
  212. mch->pci_address_space,
  213. mch->below_4g_mem_size,
  214. 0x100000000ULL - mch->below_4g_mem_size);
  215. memory_region_add_subregion(mch->system_memory, mch->below_4g_mem_size,
  216. &mch->pci_hole);
  217. pci_hole64_size = (sizeof(hwaddr) == 4 ? 0 :
  218. ((uint64_t)1 << 62));
  219. memory_region_init_alias(&mch->pci_hole_64bit, "pci-hole64",
  220. mch->pci_address_space,
  221. 0x100000000ULL + mch->above_4g_mem_size,
  222. pci_hole64_size);
  223. if (pci_hole64_size) {
  224. memory_region_add_subregion(mch->system_memory,
  225. 0x100000000ULL + mch->above_4g_mem_size,
  226. &mch->pci_hole_64bit);
  227. }
  228. /* smram */
  229. cpu_smm_register(&mch_set_smm, mch);
  230. memory_region_init_alias(&mch->smram_region, "smram-region",
  231. mch->pci_address_space, 0xa0000, 0x20000);
  232. memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
  233. &mch->smram_region, 1);
  234. memory_region_set_enabled(&mch->smram_region, false);
  235. init_pam(mch->ram_memory, mch->system_memory, mch->pci_address_space,
  236. &mch->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
  237. for (i = 0; i < 12; ++i) {
  238. init_pam(mch->ram_memory, mch->system_memory, mch->pci_address_space,
  239. &mch->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
  240. PAM_EXPAN_SIZE);
  241. }
  242. return 0;
  243. }
  244. static void mch_class_init(ObjectClass *klass, void *data)
  245. {
  246. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  247. DeviceClass *dc = DEVICE_CLASS(klass);
  248. k->init = mch_init;
  249. k->config_write = mch_write_config;
  250. dc->reset = mch_reset;
  251. dc->desc = "Host bridge";
  252. dc->vmsd = &vmstate_mch;
  253. k->vendor_id = PCI_VENDOR_ID_INTEL;
  254. k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
  255. k->revision = MCH_HOST_BRIDGE_REVISION_DEFUALT;
  256. k->class_id = PCI_CLASS_BRIDGE_HOST;
  257. }
  258. static const TypeInfo mch_info = {
  259. .name = TYPE_MCH_PCI_DEVICE,
  260. .parent = TYPE_PCI_DEVICE,
  261. .instance_size = sizeof(MCHPCIState),
  262. .class_init = mch_class_init,
  263. };
  264. static void q35_register(void)
  265. {
  266. type_register_static(&mch_info);
  267. type_register_static(&q35_host_info);
  268. }
  269. type_init(q35_register);