pxa2xx_pic.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * Intel XScale PXA Programmable Interrupt Controller.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Copyright (c) 2006 Thorsten Zitterell
  6. * Written by Andrzej Zaborowski <balrog@zabor.org>
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw.h"
  11. #include "pxa.h"
  12. #include "sysbus.h"
  13. #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */
  14. #define ICMR 0x04 /* Interrupt Controller Mask register */
  15. #define ICLR 0x08 /* Interrupt Controller Level register */
  16. #define ICFP 0x0c /* Interrupt Controller FIQ Pending register */
  17. #define ICPR 0x10 /* Interrupt Controller Pending register */
  18. #define ICCR 0x14 /* Interrupt Controller Control register */
  19. #define ICHP 0x18 /* Interrupt Controller Highest Priority register */
  20. #define IPR0 0x1c /* Interrupt Controller Priority register 0 */
  21. #define IPR31 0x98 /* Interrupt Controller Priority register 31 */
  22. #define ICIP2 0x9c /* Interrupt Controller IRQ Pending register 2 */
  23. #define ICMR2 0xa0 /* Interrupt Controller Mask register 2 */
  24. #define ICLR2 0xa4 /* Interrupt Controller Level register 2 */
  25. #define ICFP2 0xa8 /* Interrupt Controller FIQ Pending register 2 */
  26. #define ICPR2 0xac /* Interrupt Controller Pending register 2 */
  27. #define IPR32 0xb0 /* Interrupt Controller Priority register 32 */
  28. #define IPR39 0xcc /* Interrupt Controller Priority register 39 */
  29. #define PXA2XX_PIC_SRCS 40
  30. typedef struct {
  31. SysBusDevice busdev;
  32. MemoryRegion iomem;
  33. ARMCPU *cpu;
  34. uint32_t int_enabled[2];
  35. uint32_t int_pending[2];
  36. uint32_t is_fiq[2];
  37. uint32_t int_idle;
  38. uint32_t priority[PXA2XX_PIC_SRCS];
  39. } PXA2xxPICState;
  40. static void pxa2xx_pic_update(void *opaque)
  41. {
  42. uint32_t mask[2];
  43. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  44. if (s->cpu->env.halted) {
  45. mask[0] = s->int_pending[0] & (s->int_enabled[0] | s->int_idle);
  46. mask[1] = s->int_pending[1] & (s->int_enabled[1] | s->int_idle);
  47. if (mask[0] || mask[1]) {
  48. cpu_interrupt(&s->cpu->env, CPU_INTERRUPT_EXITTB);
  49. }
  50. }
  51. mask[0] = s->int_pending[0] & s->int_enabled[0];
  52. mask[1] = s->int_pending[1] & s->int_enabled[1];
  53. if ((mask[0] & s->is_fiq[0]) || (mask[1] & s->is_fiq[1])) {
  54. cpu_interrupt(&s->cpu->env, CPU_INTERRUPT_FIQ);
  55. } else {
  56. cpu_reset_interrupt(&s->cpu->env, CPU_INTERRUPT_FIQ);
  57. }
  58. if ((mask[0] & ~s->is_fiq[0]) || (mask[1] & ~s->is_fiq[1])) {
  59. cpu_interrupt(&s->cpu->env, CPU_INTERRUPT_HARD);
  60. } else {
  61. cpu_reset_interrupt(&s->cpu->env, CPU_INTERRUPT_HARD);
  62. }
  63. }
  64. /* Note: Here level means state of the signal on a pin, not
  65. * IRQ/FIQ distinction as in PXA Developer Manual. */
  66. static void pxa2xx_pic_set_irq(void *opaque, int irq, int level)
  67. {
  68. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  69. int int_set = (irq >= 32);
  70. irq &= 31;
  71. if (level)
  72. s->int_pending[int_set] |= 1 << irq;
  73. else
  74. s->int_pending[int_set] &= ~(1 << irq);
  75. pxa2xx_pic_update(opaque);
  76. }
  77. static inline uint32_t pxa2xx_pic_highest(PXA2xxPICState *s) {
  78. int i, int_set, irq;
  79. uint32_t bit, mask[2];
  80. uint32_t ichp = 0x003f003f; /* Both IDs invalid */
  81. mask[0] = s->int_pending[0] & s->int_enabled[0];
  82. mask[1] = s->int_pending[1] & s->int_enabled[1];
  83. for (i = PXA2XX_PIC_SRCS - 1; i >= 0; i --) {
  84. irq = s->priority[i] & 0x3f;
  85. if ((s->priority[i] & (1 << 31)) && irq < PXA2XX_PIC_SRCS) {
  86. /* Source peripheral ID is valid. */
  87. bit = 1 << (irq & 31);
  88. int_set = (irq >= 32);
  89. if (mask[int_set] & bit & s->is_fiq[int_set]) {
  90. /* FIQ asserted */
  91. ichp &= 0xffff0000;
  92. ichp |= (1 << 15) | irq;
  93. }
  94. if (mask[int_set] & bit & ~s->is_fiq[int_set]) {
  95. /* IRQ asserted */
  96. ichp &= 0x0000ffff;
  97. ichp |= (1 << 31) | (irq << 16);
  98. }
  99. }
  100. }
  101. return ichp;
  102. }
  103. static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset,
  104. unsigned size)
  105. {
  106. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  107. switch (offset) {
  108. case ICIP: /* IRQ Pending register */
  109. return s->int_pending[0] & ~s->is_fiq[0] & s->int_enabled[0];
  110. case ICIP2: /* IRQ Pending register 2 */
  111. return s->int_pending[1] & ~s->is_fiq[1] & s->int_enabled[1];
  112. case ICMR: /* Mask register */
  113. return s->int_enabled[0];
  114. case ICMR2: /* Mask register 2 */
  115. return s->int_enabled[1];
  116. case ICLR: /* Level register */
  117. return s->is_fiq[0];
  118. case ICLR2: /* Level register 2 */
  119. return s->is_fiq[1];
  120. case ICCR: /* Idle mask */
  121. return (s->int_idle == 0);
  122. case ICFP: /* FIQ Pending register */
  123. return s->int_pending[0] & s->is_fiq[0] & s->int_enabled[0];
  124. case ICFP2: /* FIQ Pending register 2 */
  125. return s->int_pending[1] & s->is_fiq[1] & s->int_enabled[1];
  126. case ICPR: /* Pending register */
  127. return s->int_pending[0];
  128. case ICPR2: /* Pending register 2 */
  129. return s->int_pending[1];
  130. case IPR0 ... IPR31:
  131. return s->priority[0 + ((offset - IPR0 ) >> 2)];
  132. case IPR32 ... IPR39:
  133. return s->priority[32 + ((offset - IPR32) >> 2)];
  134. case ICHP: /* Highest Priority register */
  135. return pxa2xx_pic_highest(s);
  136. default:
  137. printf("%s: Bad register offset " REG_FMT "\n", __FUNCTION__, offset);
  138. return 0;
  139. }
  140. }
  141. static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset,
  142. uint64_t value, unsigned size)
  143. {
  144. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  145. switch (offset) {
  146. case ICMR: /* Mask register */
  147. s->int_enabled[0] = value;
  148. break;
  149. case ICMR2: /* Mask register 2 */
  150. s->int_enabled[1] = value;
  151. break;
  152. case ICLR: /* Level register */
  153. s->is_fiq[0] = value;
  154. break;
  155. case ICLR2: /* Level register 2 */
  156. s->is_fiq[1] = value;
  157. break;
  158. case ICCR: /* Idle mask */
  159. s->int_idle = (value & 1) ? 0 : ~0;
  160. break;
  161. case IPR0 ... IPR31:
  162. s->priority[0 + ((offset - IPR0 ) >> 2)] = value & 0x8000003f;
  163. break;
  164. case IPR32 ... IPR39:
  165. s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f;
  166. break;
  167. default:
  168. printf("%s: Bad register offset " REG_FMT "\n", __FUNCTION__, offset);
  169. return;
  170. }
  171. pxa2xx_pic_update(opaque);
  172. }
  173. /* Interrupt Controller Coprocessor Space Register Mapping */
  174. static const int pxa2xx_cp_reg_map[0x10] = {
  175. [0x0 ... 0xf] = -1,
  176. [0x0] = ICIP,
  177. [0x1] = ICMR,
  178. [0x2] = ICLR,
  179. [0x3] = ICFP,
  180. [0x4] = ICPR,
  181. [0x5] = ICHP,
  182. [0x6] = ICIP2,
  183. [0x7] = ICMR2,
  184. [0x8] = ICLR2,
  185. [0x9] = ICFP2,
  186. [0xa] = ICPR2,
  187. };
  188. static int pxa2xx_pic_cp_read(CPUARMState *env, const ARMCPRegInfo *ri,
  189. uint64_t *value)
  190. {
  191. int offset = pxa2xx_cp_reg_map[ri->crn];
  192. *value = pxa2xx_pic_mem_read(ri->opaque, offset, 4);
  193. return 0;
  194. }
  195. static int pxa2xx_pic_cp_write(CPUARMState *env, const ARMCPRegInfo *ri,
  196. uint64_t value)
  197. {
  198. int offset = pxa2xx_cp_reg_map[ri->crn];
  199. pxa2xx_pic_mem_write(ri->opaque, offset, value, 4);
  200. return 0;
  201. }
  202. #define REGINFO_FOR_PIC_CP(NAME, CRN) \
  203. { .name = NAME, .cp = 6, .crn = CRN, .crm = 0, .opc1 = 0, .opc2 = 0, \
  204. .access = PL1_RW, \
  205. .readfn = pxa2xx_pic_cp_read, .writefn = pxa2xx_pic_cp_write }
  206. static const ARMCPRegInfo pxa_pic_cp_reginfo[] = {
  207. REGINFO_FOR_PIC_CP("ICIP", 0),
  208. REGINFO_FOR_PIC_CP("ICMR", 1),
  209. REGINFO_FOR_PIC_CP("ICLR", 2),
  210. REGINFO_FOR_PIC_CP("ICFP", 3),
  211. REGINFO_FOR_PIC_CP("ICPR", 4),
  212. REGINFO_FOR_PIC_CP("ICHP", 5),
  213. REGINFO_FOR_PIC_CP("ICIP2", 6),
  214. REGINFO_FOR_PIC_CP("ICMR2", 7),
  215. REGINFO_FOR_PIC_CP("ICLR2", 8),
  216. REGINFO_FOR_PIC_CP("ICFP2", 9),
  217. REGINFO_FOR_PIC_CP("ICPR2", 0xa),
  218. REGINFO_SENTINEL
  219. };
  220. static const MemoryRegionOps pxa2xx_pic_ops = {
  221. .read = pxa2xx_pic_mem_read,
  222. .write = pxa2xx_pic_mem_write,
  223. .endianness = DEVICE_NATIVE_ENDIAN,
  224. };
  225. static int pxa2xx_pic_post_load(void *opaque, int version_id)
  226. {
  227. pxa2xx_pic_update(opaque);
  228. return 0;
  229. }
  230. DeviceState *pxa2xx_pic_init(hwaddr base, ARMCPU *cpu)
  231. {
  232. CPUARMState *env = &cpu->env;
  233. DeviceState *dev = qdev_create(NULL, "pxa2xx_pic");
  234. PXA2xxPICState *s = FROM_SYSBUS(PXA2xxPICState, SYS_BUS_DEVICE(dev));
  235. s->cpu = cpu;
  236. s->int_pending[0] = 0;
  237. s->int_pending[1] = 0;
  238. s->int_enabled[0] = 0;
  239. s->int_enabled[1] = 0;
  240. s->is_fiq[0] = 0;
  241. s->is_fiq[1] = 0;
  242. qdev_init_nofail(dev);
  243. qdev_init_gpio_in(dev, pxa2xx_pic_set_irq, PXA2XX_PIC_SRCS);
  244. /* Enable IC memory-mapped registers access. */
  245. memory_region_init_io(&s->iomem, &pxa2xx_pic_ops, s,
  246. "pxa2xx-pic", 0x00100000);
  247. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
  248. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
  249. /* Enable IC coprocessor access. */
  250. define_arm_cp_regs_with_opaque(arm_env_get_cpu(env), pxa_pic_cp_reginfo, s);
  251. return dev;
  252. }
  253. static VMStateDescription vmstate_pxa2xx_pic_regs = {
  254. .name = "pxa2xx_pic",
  255. .version_id = 0,
  256. .minimum_version_id = 0,
  257. .minimum_version_id_old = 0,
  258. .post_load = pxa2xx_pic_post_load,
  259. .fields = (VMStateField[]) {
  260. VMSTATE_UINT32_ARRAY(int_enabled, PXA2xxPICState, 2),
  261. VMSTATE_UINT32_ARRAY(int_pending, PXA2xxPICState, 2),
  262. VMSTATE_UINT32_ARRAY(is_fiq, PXA2xxPICState, 2),
  263. VMSTATE_UINT32(int_idle, PXA2xxPICState),
  264. VMSTATE_UINT32_ARRAY(priority, PXA2xxPICState, PXA2XX_PIC_SRCS),
  265. VMSTATE_END_OF_LIST(),
  266. },
  267. };
  268. static int pxa2xx_pic_initfn(SysBusDevice *dev)
  269. {
  270. return 0;
  271. }
  272. static void pxa2xx_pic_class_init(ObjectClass *klass, void *data)
  273. {
  274. DeviceClass *dc = DEVICE_CLASS(klass);
  275. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  276. k->init = pxa2xx_pic_initfn;
  277. dc->desc = "PXA2xx PIC";
  278. dc->vmsd = &vmstate_pxa2xx_pic_regs;
  279. }
  280. static const TypeInfo pxa2xx_pic_info = {
  281. .name = "pxa2xx_pic",
  282. .parent = TYPE_SYS_BUS_DEVICE,
  283. .instance_size = sizeof(PXA2xxPICState),
  284. .class_init = pxa2xx_pic_class_init,
  285. };
  286. static void pxa2xx_pic_register_types(void)
  287. {
  288. type_register_static(&pxa2xx_pic_info);
  289. }
  290. type_init(pxa2xx_pic_register_types)