ppc4xx_devs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * QEMU PowerPC 4xx embedded processors shared devices emulation
  3. *
  4. * Copyright (c) 2007 Jocelyn Mayer
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "ppc.h"
  26. #include "ppc4xx.h"
  27. #include "qemu/log.h"
  28. #include "exec/address-spaces.h"
  29. //#define DEBUG_MMIO
  30. //#define DEBUG_UNASSIGNED
  31. #define DEBUG_UIC
  32. #ifdef DEBUG_UIC
  33. # define LOG_UIC(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
  34. #else
  35. # define LOG_UIC(...) do { } while (0)
  36. #endif
  37. static void ppc4xx_reset(void *opaque)
  38. {
  39. PowerPCCPU *cpu = opaque;
  40. cpu_reset(CPU(cpu));
  41. }
  42. /*****************************************************************************/
  43. /* Generic PowerPC 4xx processor instantiation */
  44. PowerPCCPU *ppc4xx_init(const char *cpu_model,
  45. clk_setup_t *cpu_clk, clk_setup_t *tb_clk,
  46. uint32_t sysclk)
  47. {
  48. PowerPCCPU *cpu;
  49. CPUPPCState *env;
  50. /* init CPUs */
  51. cpu = cpu_ppc_init(cpu_model);
  52. if (cpu == NULL) {
  53. fprintf(stderr, "Unable to find PowerPC %s CPU definition\n",
  54. cpu_model);
  55. exit(1);
  56. }
  57. env = &cpu->env;
  58. cpu_clk->cb = NULL; /* We don't care about CPU clock frequency changes */
  59. cpu_clk->opaque = env;
  60. /* Set time-base frequency to sysclk */
  61. tb_clk->cb = ppc_40x_timers_init(env, sysclk, PPC_INTERRUPT_PIT);
  62. tb_clk->opaque = env;
  63. ppc_dcr_init(env, NULL, NULL);
  64. /* Register qemu callbacks */
  65. qemu_register_reset(ppc4xx_reset, cpu);
  66. return cpu;
  67. }
  68. /*****************************************************************************/
  69. /* "Universal" Interrupt controller */
  70. enum {
  71. DCR_UICSR = 0x000,
  72. DCR_UICSRS = 0x001,
  73. DCR_UICER = 0x002,
  74. DCR_UICCR = 0x003,
  75. DCR_UICPR = 0x004,
  76. DCR_UICTR = 0x005,
  77. DCR_UICMSR = 0x006,
  78. DCR_UICVR = 0x007,
  79. DCR_UICVCR = 0x008,
  80. DCR_UICMAX = 0x009,
  81. };
  82. #define UIC_MAX_IRQ 32
  83. typedef struct ppcuic_t ppcuic_t;
  84. struct ppcuic_t {
  85. uint32_t dcr_base;
  86. int use_vectors;
  87. uint32_t level; /* Remembers the state of level-triggered interrupts. */
  88. uint32_t uicsr; /* Status register */
  89. uint32_t uicer; /* Enable register */
  90. uint32_t uiccr; /* Critical register */
  91. uint32_t uicpr; /* Polarity register */
  92. uint32_t uictr; /* Triggering register */
  93. uint32_t uicvcr; /* Vector configuration register */
  94. uint32_t uicvr;
  95. qemu_irq *irqs;
  96. };
  97. static void ppcuic_trigger_irq (ppcuic_t *uic)
  98. {
  99. uint32_t ir, cr;
  100. int start, end, inc, i;
  101. /* Trigger interrupt if any is pending */
  102. ir = uic->uicsr & uic->uicer & (~uic->uiccr);
  103. cr = uic->uicsr & uic->uicer & uic->uiccr;
  104. LOG_UIC("%s: uicsr %08" PRIx32 " uicer %08" PRIx32
  105. " uiccr %08" PRIx32 "\n"
  106. " %08" PRIx32 " ir %08" PRIx32 " cr %08" PRIx32 "\n",
  107. __func__, uic->uicsr, uic->uicer, uic->uiccr,
  108. uic->uicsr & uic->uicer, ir, cr);
  109. if (ir != 0x0000000) {
  110. LOG_UIC("Raise UIC interrupt\n");
  111. qemu_irq_raise(uic->irqs[PPCUIC_OUTPUT_INT]);
  112. } else {
  113. LOG_UIC("Lower UIC interrupt\n");
  114. qemu_irq_lower(uic->irqs[PPCUIC_OUTPUT_INT]);
  115. }
  116. /* Trigger critical interrupt if any is pending and update vector */
  117. if (cr != 0x0000000) {
  118. qemu_irq_raise(uic->irqs[PPCUIC_OUTPUT_CINT]);
  119. if (uic->use_vectors) {
  120. /* Compute critical IRQ vector */
  121. if (uic->uicvcr & 1) {
  122. start = 31;
  123. end = 0;
  124. inc = -1;
  125. } else {
  126. start = 0;
  127. end = 31;
  128. inc = 1;
  129. }
  130. uic->uicvr = uic->uicvcr & 0xFFFFFFFC;
  131. for (i = start; i <= end; i += inc) {
  132. if (cr & (1 << i)) {
  133. uic->uicvr += (i - start) * 512 * inc;
  134. break;
  135. }
  136. }
  137. }
  138. LOG_UIC("Raise UIC critical interrupt - "
  139. "vector %08" PRIx32 "\n", uic->uicvr);
  140. } else {
  141. LOG_UIC("Lower UIC critical interrupt\n");
  142. qemu_irq_lower(uic->irqs[PPCUIC_OUTPUT_CINT]);
  143. uic->uicvr = 0x00000000;
  144. }
  145. }
  146. static void ppcuic_set_irq (void *opaque, int irq_num, int level)
  147. {
  148. ppcuic_t *uic;
  149. uint32_t mask, sr;
  150. uic = opaque;
  151. mask = 1 << (31-irq_num);
  152. LOG_UIC("%s: irq %d level %d uicsr %08" PRIx32
  153. " mask %08" PRIx32 " => %08" PRIx32 " %08" PRIx32 "\n",
  154. __func__, irq_num, level,
  155. uic->uicsr, mask, uic->uicsr & mask, level << irq_num);
  156. if (irq_num < 0 || irq_num > 31)
  157. return;
  158. sr = uic->uicsr;
  159. /* Update status register */
  160. if (uic->uictr & mask) {
  161. /* Edge sensitive interrupt */
  162. if (level == 1)
  163. uic->uicsr |= mask;
  164. } else {
  165. /* Level sensitive interrupt */
  166. if (level == 1) {
  167. uic->uicsr |= mask;
  168. uic->level |= mask;
  169. } else {
  170. uic->uicsr &= ~mask;
  171. uic->level &= ~mask;
  172. }
  173. }
  174. LOG_UIC("%s: irq %d level %d sr %" PRIx32 " => "
  175. "%08" PRIx32 "\n", __func__, irq_num, level, uic->uicsr, sr);
  176. if (sr != uic->uicsr)
  177. ppcuic_trigger_irq(uic);
  178. }
  179. static uint32_t dcr_read_uic (void *opaque, int dcrn)
  180. {
  181. ppcuic_t *uic;
  182. uint32_t ret;
  183. uic = opaque;
  184. dcrn -= uic->dcr_base;
  185. switch (dcrn) {
  186. case DCR_UICSR:
  187. case DCR_UICSRS:
  188. ret = uic->uicsr;
  189. break;
  190. case DCR_UICER:
  191. ret = uic->uicer;
  192. break;
  193. case DCR_UICCR:
  194. ret = uic->uiccr;
  195. break;
  196. case DCR_UICPR:
  197. ret = uic->uicpr;
  198. break;
  199. case DCR_UICTR:
  200. ret = uic->uictr;
  201. break;
  202. case DCR_UICMSR:
  203. ret = uic->uicsr & uic->uicer;
  204. break;
  205. case DCR_UICVR:
  206. if (!uic->use_vectors)
  207. goto no_read;
  208. ret = uic->uicvr;
  209. break;
  210. case DCR_UICVCR:
  211. if (!uic->use_vectors)
  212. goto no_read;
  213. ret = uic->uicvcr;
  214. break;
  215. default:
  216. no_read:
  217. ret = 0x00000000;
  218. break;
  219. }
  220. return ret;
  221. }
  222. static void dcr_write_uic (void *opaque, int dcrn, uint32_t val)
  223. {
  224. ppcuic_t *uic;
  225. uic = opaque;
  226. dcrn -= uic->dcr_base;
  227. LOG_UIC("%s: dcr %d val 0x%x\n", __func__, dcrn, val);
  228. switch (dcrn) {
  229. case DCR_UICSR:
  230. uic->uicsr &= ~val;
  231. uic->uicsr |= uic->level;
  232. ppcuic_trigger_irq(uic);
  233. break;
  234. case DCR_UICSRS:
  235. uic->uicsr |= val;
  236. ppcuic_trigger_irq(uic);
  237. break;
  238. case DCR_UICER:
  239. uic->uicer = val;
  240. ppcuic_trigger_irq(uic);
  241. break;
  242. case DCR_UICCR:
  243. uic->uiccr = val;
  244. ppcuic_trigger_irq(uic);
  245. break;
  246. case DCR_UICPR:
  247. uic->uicpr = val;
  248. break;
  249. case DCR_UICTR:
  250. uic->uictr = val;
  251. ppcuic_trigger_irq(uic);
  252. break;
  253. case DCR_UICMSR:
  254. break;
  255. case DCR_UICVR:
  256. break;
  257. case DCR_UICVCR:
  258. uic->uicvcr = val & 0xFFFFFFFD;
  259. ppcuic_trigger_irq(uic);
  260. break;
  261. }
  262. }
  263. static void ppcuic_reset (void *opaque)
  264. {
  265. ppcuic_t *uic;
  266. uic = opaque;
  267. uic->uiccr = 0x00000000;
  268. uic->uicer = 0x00000000;
  269. uic->uicpr = 0x00000000;
  270. uic->uicsr = 0x00000000;
  271. uic->uictr = 0x00000000;
  272. if (uic->use_vectors) {
  273. uic->uicvcr = 0x00000000;
  274. uic->uicvr = 0x0000000;
  275. }
  276. }
  277. qemu_irq *ppcuic_init (CPUPPCState *env, qemu_irq *irqs,
  278. uint32_t dcr_base, int has_ssr, int has_vr)
  279. {
  280. ppcuic_t *uic;
  281. int i;
  282. uic = g_malloc0(sizeof(ppcuic_t));
  283. uic->dcr_base = dcr_base;
  284. uic->irqs = irqs;
  285. if (has_vr)
  286. uic->use_vectors = 1;
  287. for (i = 0; i < DCR_UICMAX; i++) {
  288. ppc_dcr_register(env, dcr_base + i, uic,
  289. &dcr_read_uic, &dcr_write_uic);
  290. }
  291. qemu_register_reset(ppcuic_reset, uic);
  292. return qemu_allocate_irqs(&ppcuic_set_irq, uic, UIC_MAX_IRQ);
  293. }
  294. /*****************************************************************************/
  295. /* SDRAM controller */
  296. typedef struct ppc4xx_sdram_t ppc4xx_sdram_t;
  297. struct ppc4xx_sdram_t {
  298. uint32_t addr;
  299. int nbanks;
  300. MemoryRegion containers[4]; /* used for clipping */
  301. MemoryRegion *ram_memories;
  302. hwaddr ram_bases[4];
  303. hwaddr ram_sizes[4];
  304. uint32_t besr0;
  305. uint32_t besr1;
  306. uint32_t bear;
  307. uint32_t cfg;
  308. uint32_t status;
  309. uint32_t rtr;
  310. uint32_t pmit;
  311. uint32_t bcr[4];
  312. uint32_t tr;
  313. uint32_t ecccfg;
  314. uint32_t eccesr;
  315. qemu_irq irq;
  316. };
  317. enum {
  318. SDRAM0_CFGADDR = 0x010,
  319. SDRAM0_CFGDATA = 0x011,
  320. };
  321. /* XXX: TOFIX: some patches have made this code become inconsistent:
  322. * there are type inconsistencies, mixing hwaddr, target_ulong
  323. * and uint32_t
  324. */
  325. static uint32_t sdram_bcr (hwaddr ram_base,
  326. hwaddr ram_size)
  327. {
  328. uint32_t bcr;
  329. switch (ram_size) {
  330. case (4 * 1024 * 1024):
  331. bcr = 0x00000000;
  332. break;
  333. case (8 * 1024 * 1024):
  334. bcr = 0x00020000;
  335. break;
  336. case (16 * 1024 * 1024):
  337. bcr = 0x00040000;
  338. break;
  339. case (32 * 1024 * 1024):
  340. bcr = 0x00060000;
  341. break;
  342. case (64 * 1024 * 1024):
  343. bcr = 0x00080000;
  344. break;
  345. case (128 * 1024 * 1024):
  346. bcr = 0x000A0000;
  347. break;
  348. case (256 * 1024 * 1024):
  349. bcr = 0x000C0000;
  350. break;
  351. default:
  352. printf("%s: invalid RAM size " TARGET_FMT_plx "\n", __func__,
  353. ram_size);
  354. return 0x00000000;
  355. }
  356. bcr |= ram_base & 0xFF800000;
  357. bcr |= 1;
  358. return bcr;
  359. }
  360. static inline hwaddr sdram_base(uint32_t bcr)
  361. {
  362. return bcr & 0xFF800000;
  363. }
  364. static target_ulong sdram_size (uint32_t bcr)
  365. {
  366. target_ulong size;
  367. int sh;
  368. sh = (bcr >> 17) & 0x7;
  369. if (sh == 7)
  370. size = -1;
  371. else
  372. size = (4 * 1024 * 1024) << sh;
  373. return size;
  374. }
  375. static void sdram_set_bcr(ppc4xx_sdram_t *sdram,
  376. uint32_t *bcrp, uint32_t bcr, int enabled)
  377. {
  378. unsigned n = bcrp - sdram->bcr;
  379. if (*bcrp & 0x00000001) {
  380. /* Unmap RAM */
  381. #ifdef DEBUG_SDRAM
  382. printf("%s: unmap RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  383. __func__, sdram_base(*bcrp), sdram_size(*bcrp));
  384. #endif
  385. memory_region_del_subregion(get_system_memory(),
  386. &sdram->containers[n]);
  387. memory_region_del_subregion(&sdram->containers[n],
  388. &sdram->ram_memories[n]);
  389. memory_region_destroy(&sdram->containers[n]);
  390. }
  391. *bcrp = bcr & 0xFFDEE001;
  392. if (enabled && (bcr & 0x00000001)) {
  393. #ifdef DEBUG_SDRAM
  394. printf("%s: Map RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  395. __func__, sdram_base(bcr), sdram_size(bcr));
  396. #endif
  397. memory_region_init(&sdram->containers[n], "sdram-containers",
  398. sdram_size(bcr));
  399. memory_region_add_subregion(&sdram->containers[n], 0,
  400. &sdram->ram_memories[n]);
  401. memory_region_add_subregion(get_system_memory(),
  402. sdram_base(bcr),
  403. &sdram->containers[n]);
  404. }
  405. }
  406. static void sdram_map_bcr (ppc4xx_sdram_t *sdram)
  407. {
  408. int i;
  409. for (i = 0; i < sdram->nbanks; i++) {
  410. if (sdram->ram_sizes[i] != 0) {
  411. sdram_set_bcr(sdram,
  412. &sdram->bcr[i],
  413. sdram_bcr(sdram->ram_bases[i], sdram->ram_sizes[i]),
  414. 1);
  415. } else {
  416. sdram_set_bcr(sdram, &sdram->bcr[i], 0x00000000, 0);
  417. }
  418. }
  419. }
  420. static void sdram_unmap_bcr (ppc4xx_sdram_t *sdram)
  421. {
  422. int i;
  423. for (i = 0; i < sdram->nbanks; i++) {
  424. #ifdef DEBUG_SDRAM
  425. printf("%s: Unmap RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  426. __func__, sdram_base(sdram->bcr[i]), sdram_size(sdram->bcr[i]));
  427. #endif
  428. memory_region_del_subregion(get_system_memory(),
  429. &sdram->ram_memories[i]);
  430. }
  431. }
  432. static uint32_t dcr_read_sdram (void *opaque, int dcrn)
  433. {
  434. ppc4xx_sdram_t *sdram;
  435. uint32_t ret;
  436. sdram = opaque;
  437. switch (dcrn) {
  438. case SDRAM0_CFGADDR:
  439. ret = sdram->addr;
  440. break;
  441. case SDRAM0_CFGDATA:
  442. switch (sdram->addr) {
  443. case 0x00: /* SDRAM_BESR0 */
  444. ret = sdram->besr0;
  445. break;
  446. case 0x08: /* SDRAM_BESR1 */
  447. ret = sdram->besr1;
  448. break;
  449. case 0x10: /* SDRAM_BEAR */
  450. ret = sdram->bear;
  451. break;
  452. case 0x20: /* SDRAM_CFG */
  453. ret = sdram->cfg;
  454. break;
  455. case 0x24: /* SDRAM_STATUS */
  456. ret = sdram->status;
  457. break;
  458. case 0x30: /* SDRAM_RTR */
  459. ret = sdram->rtr;
  460. break;
  461. case 0x34: /* SDRAM_PMIT */
  462. ret = sdram->pmit;
  463. break;
  464. case 0x40: /* SDRAM_B0CR */
  465. ret = sdram->bcr[0];
  466. break;
  467. case 0x44: /* SDRAM_B1CR */
  468. ret = sdram->bcr[1];
  469. break;
  470. case 0x48: /* SDRAM_B2CR */
  471. ret = sdram->bcr[2];
  472. break;
  473. case 0x4C: /* SDRAM_B3CR */
  474. ret = sdram->bcr[3];
  475. break;
  476. case 0x80: /* SDRAM_TR */
  477. ret = -1; /* ? */
  478. break;
  479. case 0x94: /* SDRAM_ECCCFG */
  480. ret = sdram->ecccfg;
  481. break;
  482. case 0x98: /* SDRAM_ECCESR */
  483. ret = sdram->eccesr;
  484. break;
  485. default: /* Error */
  486. ret = -1;
  487. break;
  488. }
  489. break;
  490. default:
  491. /* Avoid gcc warning */
  492. ret = 0x00000000;
  493. break;
  494. }
  495. return ret;
  496. }
  497. static void dcr_write_sdram (void *opaque, int dcrn, uint32_t val)
  498. {
  499. ppc4xx_sdram_t *sdram;
  500. sdram = opaque;
  501. switch (dcrn) {
  502. case SDRAM0_CFGADDR:
  503. sdram->addr = val;
  504. break;
  505. case SDRAM0_CFGDATA:
  506. switch (sdram->addr) {
  507. case 0x00: /* SDRAM_BESR0 */
  508. sdram->besr0 &= ~val;
  509. break;
  510. case 0x08: /* SDRAM_BESR1 */
  511. sdram->besr1 &= ~val;
  512. break;
  513. case 0x10: /* SDRAM_BEAR */
  514. sdram->bear = val;
  515. break;
  516. case 0x20: /* SDRAM_CFG */
  517. val &= 0xFFE00000;
  518. if (!(sdram->cfg & 0x80000000) && (val & 0x80000000)) {
  519. #ifdef DEBUG_SDRAM
  520. printf("%s: enable SDRAM controller\n", __func__);
  521. #endif
  522. /* validate all RAM mappings */
  523. sdram_map_bcr(sdram);
  524. sdram->status &= ~0x80000000;
  525. } else if ((sdram->cfg & 0x80000000) && !(val & 0x80000000)) {
  526. #ifdef DEBUG_SDRAM
  527. printf("%s: disable SDRAM controller\n", __func__);
  528. #endif
  529. /* invalidate all RAM mappings */
  530. sdram_unmap_bcr(sdram);
  531. sdram->status |= 0x80000000;
  532. }
  533. if (!(sdram->cfg & 0x40000000) && (val & 0x40000000))
  534. sdram->status |= 0x40000000;
  535. else if ((sdram->cfg & 0x40000000) && !(val & 0x40000000))
  536. sdram->status &= ~0x40000000;
  537. sdram->cfg = val;
  538. break;
  539. case 0x24: /* SDRAM_STATUS */
  540. /* Read-only register */
  541. break;
  542. case 0x30: /* SDRAM_RTR */
  543. sdram->rtr = val & 0x3FF80000;
  544. break;
  545. case 0x34: /* SDRAM_PMIT */
  546. sdram->pmit = (val & 0xF8000000) | 0x07C00000;
  547. break;
  548. case 0x40: /* SDRAM_B0CR */
  549. sdram_set_bcr(sdram, &sdram->bcr[0], val, sdram->cfg & 0x80000000);
  550. break;
  551. case 0x44: /* SDRAM_B1CR */
  552. sdram_set_bcr(sdram, &sdram->bcr[1], val, sdram->cfg & 0x80000000);
  553. break;
  554. case 0x48: /* SDRAM_B2CR */
  555. sdram_set_bcr(sdram, &sdram->bcr[2], val, sdram->cfg & 0x80000000);
  556. break;
  557. case 0x4C: /* SDRAM_B3CR */
  558. sdram_set_bcr(sdram, &sdram->bcr[3], val, sdram->cfg & 0x80000000);
  559. break;
  560. case 0x80: /* SDRAM_TR */
  561. sdram->tr = val & 0x018FC01F;
  562. break;
  563. case 0x94: /* SDRAM_ECCCFG */
  564. sdram->ecccfg = val & 0x00F00000;
  565. break;
  566. case 0x98: /* SDRAM_ECCESR */
  567. val &= 0xFFF0F000;
  568. if (sdram->eccesr == 0 && val != 0)
  569. qemu_irq_raise(sdram->irq);
  570. else if (sdram->eccesr != 0 && val == 0)
  571. qemu_irq_lower(sdram->irq);
  572. sdram->eccesr = val;
  573. break;
  574. default: /* Error */
  575. break;
  576. }
  577. break;
  578. }
  579. }
  580. static void sdram_reset (void *opaque)
  581. {
  582. ppc4xx_sdram_t *sdram;
  583. sdram = opaque;
  584. sdram->addr = 0x00000000;
  585. sdram->bear = 0x00000000;
  586. sdram->besr0 = 0x00000000; /* No error */
  587. sdram->besr1 = 0x00000000; /* No error */
  588. sdram->cfg = 0x00000000;
  589. sdram->ecccfg = 0x00000000; /* No ECC */
  590. sdram->eccesr = 0x00000000; /* No error */
  591. sdram->pmit = 0x07C00000;
  592. sdram->rtr = 0x05F00000;
  593. sdram->tr = 0x00854009;
  594. /* We pre-initialize RAM banks */
  595. sdram->status = 0x00000000;
  596. sdram->cfg = 0x00800000;
  597. }
  598. void ppc4xx_sdram_init (CPUPPCState *env, qemu_irq irq, int nbanks,
  599. MemoryRegion *ram_memories,
  600. hwaddr *ram_bases,
  601. hwaddr *ram_sizes,
  602. int do_init)
  603. {
  604. ppc4xx_sdram_t *sdram;
  605. sdram = g_malloc0(sizeof(ppc4xx_sdram_t));
  606. sdram->irq = irq;
  607. sdram->nbanks = nbanks;
  608. sdram->ram_memories = ram_memories;
  609. memset(sdram->ram_bases, 0, 4 * sizeof(hwaddr));
  610. memcpy(sdram->ram_bases, ram_bases,
  611. nbanks * sizeof(hwaddr));
  612. memset(sdram->ram_sizes, 0, 4 * sizeof(hwaddr));
  613. memcpy(sdram->ram_sizes, ram_sizes,
  614. nbanks * sizeof(hwaddr));
  615. qemu_register_reset(&sdram_reset, sdram);
  616. ppc_dcr_register(env, SDRAM0_CFGADDR,
  617. sdram, &dcr_read_sdram, &dcr_write_sdram);
  618. ppc_dcr_register(env, SDRAM0_CFGDATA,
  619. sdram, &dcr_read_sdram, &dcr_write_sdram);
  620. if (do_init)
  621. sdram_map_bcr(sdram);
  622. }
  623. /* Fill in consecutive SDRAM banks with 'ram_size' bytes of memory.
  624. *
  625. * sdram_bank_sizes[] must be 0-terminated.
  626. *
  627. * The 4xx SDRAM controller supports a small number of banks, and each bank
  628. * must be one of a small set of sizes. The number of banks and the supported
  629. * sizes varies by SoC. */
  630. ram_addr_t ppc4xx_sdram_adjust(ram_addr_t ram_size, int nr_banks,
  631. MemoryRegion ram_memories[],
  632. hwaddr ram_bases[],
  633. hwaddr ram_sizes[],
  634. const unsigned int sdram_bank_sizes[])
  635. {
  636. ram_addr_t size_left = ram_size;
  637. ram_addr_t base = 0;
  638. int i;
  639. int j;
  640. for (i = 0; i < nr_banks; i++) {
  641. for (j = 0; sdram_bank_sizes[j] != 0; j++) {
  642. unsigned int bank_size = sdram_bank_sizes[j];
  643. if (bank_size <= size_left) {
  644. char name[32];
  645. snprintf(name, sizeof(name), "ppc4xx.sdram%d", i);
  646. memory_region_init_ram(&ram_memories[i], name, bank_size);
  647. vmstate_register_ram_global(&ram_memories[i]);
  648. ram_bases[i] = base;
  649. ram_sizes[i] = bank_size;
  650. base += ram_size;
  651. size_left -= bank_size;
  652. break;
  653. }
  654. }
  655. if (!size_left) {
  656. /* No need to use the remaining banks. */
  657. break;
  658. }
  659. }
  660. ram_size -= size_left;
  661. if (size_left)
  662. printf("Truncating memory to %d MiB to fit SDRAM controller limits.\n",
  663. (int)(ram_size >> 20));
  664. return ram_size;
  665. }