2
0

pl190.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * Arm PrimeCell PL190 Vector Interrupt Controller
  3. *
  4. * Copyright (c) 2006 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "sysbus.h"
  10. /* The number of virtual priority levels. 16 user vectors plus the
  11. unvectored IRQ. Chained interrupts would require an additional level
  12. if implemented. */
  13. #define PL190_NUM_PRIO 17
  14. typedef struct {
  15. SysBusDevice busdev;
  16. MemoryRegion iomem;
  17. uint32_t level;
  18. uint32_t soft_level;
  19. uint32_t irq_enable;
  20. uint32_t fiq_select;
  21. uint8_t vect_control[16];
  22. uint32_t vect_addr[PL190_NUM_PRIO];
  23. /* Mask containing interrupts with higher priority than this one. */
  24. uint32_t prio_mask[PL190_NUM_PRIO + 1];
  25. int protected;
  26. /* Current priority level. */
  27. int priority;
  28. int prev_prio[PL190_NUM_PRIO];
  29. qemu_irq irq;
  30. qemu_irq fiq;
  31. } pl190_state;
  32. static const unsigned char pl190_id[] =
  33. { 0x90, 0x11, 0x04, 0x00, 0x0D, 0xf0, 0x05, 0xb1 };
  34. static inline uint32_t pl190_irq_level(pl190_state *s)
  35. {
  36. return (s->level | s->soft_level) & s->irq_enable & ~s->fiq_select;
  37. }
  38. /* Update interrupts. */
  39. static void pl190_update(pl190_state *s)
  40. {
  41. uint32_t level = pl190_irq_level(s);
  42. int set;
  43. set = (level & s->prio_mask[s->priority]) != 0;
  44. qemu_set_irq(s->irq, set);
  45. set = ((s->level | s->soft_level) & s->fiq_select) != 0;
  46. qemu_set_irq(s->fiq, set);
  47. }
  48. static void pl190_set_irq(void *opaque, int irq, int level)
  49. {
  50. pl190_state *s = (pl190_state *)opaque;
  51. if (level)
  52. s->level |= 1u << irq;
  53. else
  54. s->level &= ~(1u << irq);
  55. pl190_update(s);
  56. }
  57. static void pl190_update_vectors(pl190_state *s)
  58. {
  59. uint32_t mask;
  60. int i;
  61. int n;
  62. mask = 0;
  63. for (i = 0; i < 16; i++)
  64. {
  65. s->prio_mask[i] = mask;
  66. if (s->vect_control[i] & 0x20)
  67. {
  68. n = s->vect_control[i] & 0x1f;
  69. mask |= 1 << n;
  70. }
  71. }
  72. s->prio_mask[16] = mask;
  73. pl190_update(s);
  74. }
  75. static uint64_t pl190_read(void *opaque, hwaddr offset,
  76. unsigned size)
  77. {
  78. pl190_state *s = (pl190_state *)opaque;
  79. int i;
  80. if (offset >= 0xfe0 && offset < 0x1000) {
  81. return pl190_id[(offset - 0xfe0) >> 2];
  82. }
  83. if (offset >= 0x100 && offset < 0x140) {
  84. return s->vect_addr[(offset - 0x100) >> 2];
  85. }
  86. if (offset >= 0x200 && offset < 0x240) {
  87. return s->vect_control[(offset - 0x200) >> 2];
  88. }
  89. switch (offset >> 2) {
  90. case 0: /* IRQSTATUS */
  91. return pl190_irq_level(s);
  92. case 1: /* FIQSATUS */
  93. return (s->level | s->soft_level) & s->fiq_select;
  94. case 2: /* RAWINTR */
  95. return s->level | s->soft_level;
  96. case 3: /* INTSELECT */
  97. return s->fiq_select;
  98. case 4: /* INTENABLE */
  99. return s->irq_enable;
  100. case 6: /* SOFTINT */
  101. return s->soft_level;
  102. case 8: /* PROTECTION */
  103. return s->protected;
  104. case 12: /* VECTADDR */
  105. /* Read vector address at the start of an ISR. Increases the
  106. * current priority level to that of the current interrupt.
  107. *
  108. * Since an enabled interrupt X at priority P causes prio_mask[Y]
  109. * to have bit X set for all Y > P, this loop will stop with
  110. * i == the priority of the highest priority set interrupt.
  111. */
  112. for (i = 0; i < s->priority; i++) {
  113. if ((s->level | s->soft_level) & s->prio_mask[i + 1]) {
  114. break;
  115. }
  116. }
  117. /* Reading this value with no pending interrupts is undefined.
  118. We return the default address. */
  119. if (i == PL190_NUM_PRIO)
  120. return s->vect_addr[16];
  121. if (i < s->priority)
  122. {
  123. s->prev_prio[i] = s->priority;
  124. s->priority = i;
  125. pl190_update(s);
  126. }
  127. return s->vect_addr[s->priority];
  128. case 13: /* DEFVECTADDR */
  129. return s->vect_addr[16];
  130. default:
  131. qemu_log_mask(LOG_GUEST_ERROR,
  132. "pl190_read: Bad offset %x\n", (int)offset);
  133. return 0;
  134. }
  135. }
  136. static void pl190_write(void *opaque, hwaddr offset,
  137. uint64_t val, unsigned size)
  138. {
  139. pl190_state *s = (pl190_state *)opaque;
  140. if (offset >= 0x100 && offset < 0x140) {
  141. s->vect_addr[(offset - 0x100) >> 2] = val;
  142. pl190_update_vectors(s);
  143. return;
  144. }
  145. if (offset >= 0x200 && offset < 0x240) {
  146. s->vect_control[(offset - 0x200) >> 2] = val;
  147. pl190_update_vectors(s);
  148. return;
  149. }
  150. switch (offset >> 2) {
  151. case 0: /* SELECT */
  152. /* This is a readonly register, but linux tries to write to it
  153. anyway. Ignore the write. */
  154. break;
  155. case 3: /* INTSELECT */
  156. s->fiq_select = val;
  157. break;
  158. case 4: /* INTENABLE */
  159. s->irq_enable |= val;
  160. break;
  161. case 5: /* INTENCLEAR */
  162. s->irq_enable &= ~val;
  163. break;
  164. case 6: /* SOFTINT */
  165. s->soft_level |= val;
  166. break;
  167. case 7: /* SOFTINTCLEAR */
  168. s->soft_level &= ~val;
  169. break;
  170. case 8: /* PROTECTION */
  171. /* TODO: Protection (supervisor only access) is not implemented. */
  172. s->protected = val & 1;
  173. break;
  174. case 12: /* VECTADDR */
  175. /* Restore the previous priority level. The value written is
  176. ignored. */
  177. if (s->priority < PL190_NUM_PRIO)
  178. s->priority = s->prev_prio[s->priority];
  179. break;
  180. case 13: /* DEFVECTADDR */
  181. s->vect_addr[16] = val;
  182. break;
  183. case 0xc0: /* ITCR */
  184. if (val) {
  185. qemu_log_mask(LOG_UNIMP, "pl190: Test mode not implemented\n");
  186. }
  187. break;
  188. default:
  189. qemu_log_mask(LOG_GUEST_ERROR,
  190. "pl190_write: Bad offset %x\n", (int)offset);
  191. return;
  192. }
  193. pl190_update(s);
  194. }
  195. static const MemoryRegionOps pl190_ops = {
  196. .read = pl190_read,
  197. .write = pl190_write,
  198. .endianness = DEVICE_NATIVE_ENDIAN,
  199. };
  200. static void pl190_reset(DeviceState *d)
  201. {
  202. pl190_state *s = DO_UPCAST(pl190_state, busdev.qdev, d);
  203. int i;
  204. for (i = 0; i < 16; i++)
  205. {
  206. s->vect_addr[i] = 0;
  207. s->vect_control[i] = 0;
  208. }
  209. s->vect_addr[16] = 0;
  210. s->prio_mask[17] = 0xffffffff;
  211. s->priority = PL190_NUM_PRIO;
  212. pl190_update_vectors(s);
  213. }
  214. static int pl190_init(SysBusDevice *dev)
  215. {
  216. pl190_state *s = FROM_SYSBUS(pl190_state, dev);
  217. memory_region_init_io(&s->iomem, &pl190_ops, s, "pl190", 0x1000);
  218. sysbus_init_mmio(dev, &s->iomem);
  219. qdev_init_gpio_in(&dev->qdev, pl190_set_irq, 32);
  220. sysbus_init_irq(dev, &s->irq);
  221. sysbus_init_irq(dev, &s->fiq);
  222. return 0;
  223. }
  224. static const VMStateDescription vmstate_pl190 = {
  225. .name = "pl190",
  226. .version_id = 1,
  227. .minimum_version_id = 1,
  228. .fields = (VMStateField[]) {
  229. VMSTATE_UINT32(level, pl190_state),
  230. VMSTATE_UINT32(soft_level, pl190_state),
  231. VMSTATE_UINT32(irq_enable, pl190_state),
  232. VMSTATE_UINT32(fiq_select, pl190_state),
  233. VMSTATE_UINT8_ARRAY(vect_control, pl190_state, 16),
  234. VMSTATE_UINT32_ARRAY(vect_addr, pl190_state, PL190_NUM_PRIO),
  235. VMSTATE_UINT32_ARRAY(prio_mask, pl190_state, PL190_NUM_PRIO+1),
  236. VMSTATE_INT32(protected, pl190_state),
  237. VMSTATE_INT32(priority, pl190_state),
  238. VMSTATE_INT32_ARRAY(prev_prio, pl190_state, PL190_NUM_PRIO),
  239. VMSTATE_END_OF_LIST()
  240. }
  241. };
  242. static void pl190_class_init(ObjectClass *klass, void *data)
  243. {
  244. DeviceClass *dc = DEVICE_CLASS(klass);
  245. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  246. k->init = pl190_init;
  247. dc->no_user = 1;
  248. dc->reset = pl190_reset;
  249. dc->vmsd = &vmstate_pl190;
  250. }
  251. static const TypeInfo pl190_info = {
  252. .name = "pl190",
  253. .parent = TYPE_SYS_BUS_DEVICE,
  254. .instance_size = sizeof(pl190_state),
  255. .class_init = pl190_class_init,
  256. };
  257. static void pl190_register_types(void)
  258. {
  259. type_register_static(&pl190_info);
  260. }
  261. type_init(pl190_register_types)