openpic.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. /*
  26. *
  27. * Based on OpenPic implementations:
  28. * - Intel GW80314 I/O companion chip developer's manual
  29. * - Motorola MPC8245 & MPC8540 user manuals.
  30. * - Motorola MCP750 (aka Raven) programmer manual.
  31. * - Motorola Harrier programmer manuel
  32. *
  33. * Serial interrupts, as implemented in Raven chipset are not supported yet.
  34. *
  35. */
  36. #include "hw.h"
  37. #include "ppc/mac.h"
  38. #include "pci/pci.h"
  39. #include "openpic.h"
  40. #include "sysbus.h"
  41. #include "pci/msi.h"
  42. #include "qemu/bitops.h"
  43. #include "ppc.h"
  44. //#define DEBUG_OPENPIC
  45. #ifdef DEBUG_OPENPIC
  46. static const int debug_openpic = 1;
  47. #else
  48. static const int debug_openpic = 0;
  49. #endif
  50. #define DPRINTF(fmt, ...) do { \
  51. if (debug_openpic) { \
  52. printf(fmt , ## __VA_ARGS__); \
  53. } \
  54. } while (0)
  55. #define MAX_CPU 32
  56. #define MAX_SRC 256
  57. #define MAX_TMR 4
  58. #define MAX_IPI 4
  59. #define MAX_MSI 8
  60. #define MAX_IRQ (MAX_SRC + MAX_IPI + MAX_TMR)
  61. #define VID 0x03 /* MPIC version ID */
  62. /* OpenPIC capability flags */
  63. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  64. #define OPENPIC_FLAG_ILR (2 << 0)
  65. /* OpenPIC address map */
  66. #define OPENPIC_GLB_REG_START 0x0
  67. #define OPENPIC_GLB_REG_SIZE 0x10F0
  68. #define OPENPIC_TMR_REG_START 0x10F0
  69. #define OPENPIC_TMR_REG_SIZE 0x220
  70. #define OPENPIC_MSI_REG_START 0x1600
  71. #define OPENPIC_MSI_REG_SIZE 0x200
  72. #define OPENPIC_SUMMARY_REG_START 0x3800
  73. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  74. #define OPENPIC_SRC_REG_START 0x10000
  75. #define OPENPIC_SRC_REG_SIZE (MAX_SRC * 0x20)
  76. #define OPENPIC_CPU_REG_START 0x20000
  77. #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000)
  78. /* Raven */
  79. #define RAVEN_MAX_CPU 2
  80. #define RAVEN_MAX_EXT 48
  81. #define RAVEN_MAX_IRQ 64
  82. #define RAVEN_MAX_TMR MAX_TMR
  83. #define RAVEN_MAX_IPI MAX_IPI
  84. /* Interrupt definitions */
  85. #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */
  86. #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */
  87. #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */
  88. #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
  89. /* First doorbell IRQ */
  90. #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
  91. typedef struct FslMpicInfo {
  92. int max_ext;
  93. } FslMpicInfo;
  94. static FslMpicInfo fsl_mpic_20 = {
  95. .max_ext = 12,
  96. };
  97. static FslMpicInfo fsl_mpic_42 = {
  98. .max_ext = 12,
  99. };
  100. #define FRR_NIRQ_SHIFT 16
  101. #define FRR_NCPU_SHIFT 8
  102. #define FRR_VID_SHIFT 0
  103. #define VID_REVISION_1_2 2
  104. #define VID_REVISION_1_3 3
  105. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  106. #define GCR_RESET 0x80000000
  107. #define GCR_MODE_PASS 0x00000000
  108. #define GCR_MODE_MIXED 0x20000000
  109. #define GCR_MODE_PROXY 0x60000000
  110. #define TBCR_CI 0x80000000 /* count inhibit */
  111. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  112. #define IDR_EP_SHIFT 31
  113. #define IDR_EP_MASK (1 << IDR_EP_SHIFT)
  114. #define IDR_CI0_SHIFT 30
  115. #define IDR_CI1_SHIFT 29
  116. #define IDR_P1_SHIFT 1
  117. #define IDR_P0_SHIFT 0
  118. #define ILR_INTTGT_MASK 0x000000ff
  119. #define ILR_INTTGT_INT 0x00
  120. #define ILR_INTTGT_CINT 0x01 /* critical */
  121. #define ILR_INTTGT_MCP 0x02 /* machine check */
  122. /* The currently supported INTTGT values happen to be the same as QEMU's
  123. * openpic output codes, but don't depend on this. The output codes
  124. * could change (unlikely, but...) or support could be added for
  125. * more INTTGT values.
  126. */
  127. static const int inttgt_output[][2] = {
  128. { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
  129. { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
  130. { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
  131. };
  132. static int inttgt_to_output(int inttgt)
  133. {
  134. int i;
  135. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  136. if (inttgt_output[i][0] == inttgt) {
  137. return inttgt_output[i][1];
  138. }
  139. }
  140. fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
  141. return OPENPIC_OUTPUT_INT;
  142. }
  143. static int output_to_inttgt(int output)
  144. {
  145. int i;
  146. for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
  147. if (inttgt_output[i][1] == output) {
  148. return inttgt_output[i][0];
  149. }
  150. }
  151. abort();
  152. }
  153. #define MSIIR_OFFSET 0x140
  154. #define MSIIR_SRS_SHIFT 29
  155. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  156. #define MSIIR_IBS_SHIFT 24
  157. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  158. static int get_current_cpu(void)
  159. {
  160. CPUState *cpu_single_cpu;
  161. if (!cpu_single_env) {
  162. return -1;
  163. }
  164. cpu_single_cpu = ENV_GET_CPU(cpu_single_env);
  165. return cpu_single_cpu->cpu_index;
  166. }
  167. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  168. int idx);
  169. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  170. uint32_t val, int idx);
  171. typedef enum IRQType {
  172. IRQ_TYPE_NORMAL = 0,
  173. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  174. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  175. } IRQType;
  176. typedef struct IRQQueue {
  177. /* Round up to the nearest 64 IRQs so that the queue length
  178. * won't change when moving between 32 and 64 bit hosts.
  179. */
  180. unsigned long queue[BITS_TO_LONGS((MAX_IRQ + 63) & ~63)];
  181. int next;
  182. int priority;
  183. } IRQQueue;
  184. typedef struct IRQSource {
  185. uint32_t ivpr; /* IRQ vector/priority register */
  186. uint32_t idr; /* IRQ destination register */
  187. uint32_t destmask; /* bitmap of CPU destinations */
  188. int last_cpu;
  189. int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
  190. int pending; /* TRUE if IRQ is pending */
  191. IRQType type;
  192. bool level:1; /* level-triggered */
  193. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  194. } IRQSource;
  195. #define IVPR_MASK_SHIFT 31
  196. #define IVPR_MASK_MASK (1 << IVPR_MASK_SHIFT)
  197. #define IVPR_ACTIVITY_SHIFT 30
  198. #define IVPR_ACTIVITY_MASK (1 << IVPR_ACTIVITY_SHIFT)
  199. #define IVPR_MODE_SHIFT 29
  200. #define IVPR_MODE_MASK (1 << IVPR_MODE_SHIFT)
  201. #define IVPR_POLARITY_SHIFT 23
  202. #define IVPR_POLARITY_MASK (1 << IVPR_POLARITY_SHIFT)
  203. #define IVPR_SENSE_SHIFT 22
  204. #define IVPR_SENSE_MASK (1 << IVPR_SENSE_SHIFT)
  205. #define IVPR_PRIORITY_MASK (0xF << 16)
  206. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  207. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  208. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  209. #define IDR_EP 0x80000000 /* external pin */
  210. #define IDR_CI 0x40000000 /* critical interrupt */
  211. typedef struct IRQDest {
  212. int32_t ctpr; /* CPU current task priority */
  213. IRQQueue raised;
  214. IRQQueue servicing;
  215. qemu_irq *irqs;
  216. /* Count of IRQ sources asserting on non-INT outputs */
  217. uint32_t outputs_active[OPENPIC_OUTPUT_NB];
  218. } IRQDest;
  219. typedef struct OpenPICState {
  220. SysBusDevice busdev;
  221. MemoryRegion mem;
  222. /* Behavior control */
  223. FslMpicInfo *fsl;
  224. uint32_t model;
  225. uint32_t flags;
  226. uint32_t nb_irqs;
  227. uint32_t vid;
  228. uint32_t vir; /* Vendor identification register */
  229. uint32_t vector_mask;
  230. uint32_t tfrr_reset;
  231. uint32_t ivpr_reset;
  232. uint32_t idr_reset;
  233. uint32_t brr1;
  234. uint32_t mpic_mode_mask;
  235. /* Sub-regions */
  236. MemoryRegion sub_io_mem[6];
  237. /* Global registers */
  238. uint32_t frr; /* Feature reporting register */
  239. uint32_t gcr; /* Global configuration register */
  240. uint32_t pir; /* Processor initialization register */
  241. uint32_t spve; /* Spurious vector register */
  242. uint32_t tfrr; /* Timer frequency reporting register */
  243. /* Source registers */
  244. IRQSource src[MAX_IRQ];
  245. /* Local registers per output pin */
  246. IRQDest dst[MAX_CPU];
  247. uint32_t nb_cpus;
  248. /* Timer registers */
  249. struct {
  250. uint32_t tccr; /* Global timer current count register */
  251. uint32_t tbcr; /* Global timer base count register */
  252. } timers[MAX_TMR];
  253. /* Shared MSI registers */
  254. struct {
  255. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  256. } msi[MAX_MSI];
  257. uint32_t max_irq;
  258. uint32_t irq_ipi0;
  259. uint32_t irq_tim0;
  260. uint32_t irq_msi;
  261. } OpenPICState;
  262. static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
  263. {
  264. set_bit(n_IRQ, q->queue);
  265. }
  266. static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
  267. {
  268. clear_bit(n_IRQ, q->queue);
  269. }
  270. static inline int IRQ_testbit(IRQQueue *q, int n_IRQ)
  271. {
  272. return test_bit(n_IRQ, q->queue);
  273. }
  274. static void IRQ_check(OpenPICState *opp, IRQQueue *q)
  275. {
  276. int irq = -1;
  277. int next = -1;
  278. int priority = -1;
  279. for (;;) {
  280. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  281. if (irq == opp->max_irq) {
  282. break;
  283. }
  284. DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  285. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  286. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  287. next = irq;
  288. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  289. }
  290. }
  291. q->next = next;
  292. q->priority = priority;
  293. }
  294. static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
  295. {
  296. /* XXX: optimize */
  297. IRQ_check(opp, q);
  298. return q->next;
  299. }
  300. static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
  301. bool active, bool was_active)
  302. {
  303. IRQDest *dst;
  304. IRQSource *src;
  305. int priority;
  306. dst = &opp->dst[n_CPU];
  307. src = &opp->src[n_IRQ];
  308. DPRINTF("%s: IRQ %d active %d was %d\n",
  309. __func__, n_IRQ, active, was_active);
  310. if (src->output != OPENPIC_OUTPUT_INT) {
  311. DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
  312. __func__, src->output, n_IRQ, active, was_active,
  313. dst->outputs_active[src->output]);
  314. /* On Freescale MPIC, critical interrupts ignore priority,
  315. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  316. * masking.
  317. */
  318. if (active) {
  319. if (!was_active && dst->outputs_active[src->output]++ == 0) {
  320. DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  321. __func__, src->output, n_CPU, n_IRQ);
  322. qemu_irq_raise(dst->irqs[src->output]);
  323. }
  324. } else {
  325. if (was_active && --dst->outputs_active[src->output] == 0) {
  326. DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  327. __func__, src->output, n_CPU, n_IRQ);
  328. qemu_irq_lower(dst->irqs[src->output]);
  329. }
  330. }
  331. return;
  332. }
  333. priority = IVPR_PRIORITY(src->ivpr);
  334. /* Even if the interrupt doesn't have enough priority,
  335. * it is still raised, in case ctpr is lowered later.
  336. */
  337. if (active) {
  338. IRQ_setbit(&dst->raised, n_IRQ);
  339. } else {
  340. IRQ_resetbit(&dst->raised, n_IRQ);
  341. }
  342. IRQ_check(opp, &dst->raised);
  343. if (active && priority <= dst->ctpr) {
  344. DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  345. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  346. active = 0;
  347. }
  348. if (active) {
  349. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  350. priority <= dst->servicing.priority) {
  351. DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  352. __func__, n_IRQ, dst->servicing.next, n_CPU);
  353. } else {
  354. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  355. __func__, n_CPU, n_IRQ, dst->raised.next);
  356. qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  357. }
  358. } else {
  359. IRQ_get_next(opp, &dst->servicing);
  360. if (dst->raised.priority > dst->ctpr &&
  361. dst->raised.priority > dst->servicing.priority) {
  362. DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  363. __func__, n_IRQ, dst->raised.next, dst->raised.priority,
  364. dst->ctpr, dst->servicing.priority, n_CPU);
  365. /* IRQ line stays asserted */
  366. } else {
  367. DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  368. __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
  369. qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
  370. }
  371. }
  372. }
  373. /* update pic state because registers for n_IRQ have changed value */
  374. static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
  375. {
  376. IRQSource *src;
  377. bool active, was_active;
  378. int i;
  379. src = &opp->src[n_IRQ];
  380. active = src->pending;
  381. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  382. /* Interrupt source is disabled */
  383. DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  384. active = false;
  385. }
  386. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  387. /*
  388. * We don't have a similar check for already-active because
  389. * ctpr may have changed and we need to withdraw the interrupt.
  390. */
  391. if (!active && !was_active) {
  392. DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  393. return;
  394. }
  395. if (active) {
  396. src->ivpr |= IVPR_ACTIVITY_MASK;
  397. } else {
  398. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  399. }
  400. if (src->destmask == 0) {
  401. /* No target */
  402. DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
  403. return;
  404. }
  405. if (src->destmask == (1 << src->last_cpu)) {
  406. /* Only one CPU is allowed to receive this IRQ */
  407. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  408. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  409. /* Directed delivery mode */
  410. for (i = 0; i < opp->nb_cpus; i++) {
  411. if (src->destmask & (1 << i)) {
  412. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  413. }
  414. }
  415. } else {
  416. /* Distributed delivery mode */
  417. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  418. if (i == opp->nb_cpus) {
  419. i = 0;
  420. }
  421. if (src->destmask & (1 << i)) {
  422. IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
  423. src->last_cpu = i;
  424. break;
  425. }
  426. }
  427. }
  428. }
  429. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  430. {
  431. OpenPICState *opp = opaque;
  432. IRQSource *src;
  433. if (n_IRQ >= MAX_IRQ) {
  434. fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  435. abort();
  436. }
  437. src = &opp->src[n_IRQ];
  438. DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
  439. n_IRQ, level, src->ivpr);
  440. if (src->level) {
  441. /* level-sensitive irq */
  442. src->pending = level;
  443. openpic_update_irq(opp, n_IRQ);
  444. } else {
  445. /* edge-sensitive irq */
  446. if (level) {
  447. src->pending = 1;
  448. openpic_update_irq(opp, n_IRQ);
  449. }
  450. if (src->output != OPENPIC_OUTPUT_INT) {
  451. /* Edge-triggered interrupts shouldn't be used
  452. * with non-INT delivery, but just in case,
  453. * try to make it do something sane rather than
  454. * cause an interrupt storm. This is close to
  455. * what you'd probably see happen in real hardware.
  456. */
  457. src->pending = 0;
  458. openpic_update_irq(opp, n_IRQ);
  459. }
  460. }
  461. }
  462. static void openpic_reset(DeviceState *d)
  463. {
  464. OpenPICState *opp = FROM_SYSBUS(typeof(*opp), SYS_BUS_DEVICE(d));
  465. int i;
  466. opp->gcr = GCR_RESET;
  467. /* Initialise controller registers */
  468. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  469. ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
  470. (opp->vid << FRR_VID_SHIFT);
  471. opp->pir = 0;
  472. opp->spve = -1 & opp->vector_mask;
  473. opp->tfrr = opp->tfrr_reset;
  474. /* Initialise IRQ sources */
  475. for (i = 0; i < opp->max_irq; i++) {
  476. opp->src[i].ivpr = opp->ivpr_reset;
  477. opp->src[i].idr = opp->idr_reset;
  478. switch (opp->src[i].type) {
  479. case IRQ_TYPE_NORMAL:
  480. opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  481. break;
  482. case IRQ_TYPE_FSLINT:
  483. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  484. break;
  485. case IRQ_TYPE_FSLSPECIAL:
  486. break;
  487. }
  488. }
  489. /* Initialise IRQ destinations */
  490. for (i = 0; i < MAX_CPU; i++) {
  491. opp->dst[i].ctpr = 15;
  492. memset(&opp->dst[i].raised, 0, sizeof(IRQQueue));
  493. opp->dst[i].raised.next = -1;
  494. memset(&opp->dst[i].servicing, 0, sizeof(IRQQueue));
  495. opp->dst[i].servicing.next = -1;
  496. }
  497. /* Initialise timers */
  498. for (i = 0; i < MAX_TMR; i++) {
  499. opp->timers[i].tccr = 0;
  500. opp->timers[i].tbcr = TBCR_CI;
  501. }
  502. /* Go out of RESET state */
  503. opp->gcr = 0;
  504. }
  505. static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
  506. {
  507. return opp->src[n_IRQ].idr;
  508. }
  509. static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
  510. {
  511. if (opp->flags & OPENPIC_FLAG_ILR) {
  512. return output_to_inttgt(opp->src[n_IRQ].output);
  513. }
  514. return 0xffffffff;
  515. }
  516. static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
  517. {
  518. return opp->src[n_IRQ].ivpr;
  519. }
  520. static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
  521. {
  522. IRQSource *src = &opp->src[n_IRQ];
  523. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  524. uint32_t crit_mask = 0;
  525. uint32_t mask = normal_mask;
  526. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  527. int i;
  528. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  529. crit_mask = mask << crit_shift;
  530. mask |= crit_mask | IDR_EP;
  531. }
  532. src->idr = val & mask;
  533. DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  534. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  535. if (src->idr & crit_mask) {
  536. if (src->idr & normal_mask) {
  537. DPRINTF("%s: IRQ configured for multiple output types, using "
  538. "critical\n", __func__);
  539. }
  540. src->output = OPENPIC_OUTPUT_CINT;
  541. src->nomask = true;
  542. src->destmask = 0;
  543. for (i = 0; i < opp->nb_cpus; i++) {
  544. int n_ci = IDR_CI0_SHIFT - i;
  545. if (src->idr & (1UL << n_ci)) {
  546. src->destmask |= 1UL << i;
  547. }
  548. }
  549. } else {
  550. src->output = OPENPIC_OUTPUT_INT;
  551. src->nomask = false;
  552. src->destmask = src->idr & normal_mask;
  553. }
  554. } else {
  555. src->destmask = src->idr;
  556. }
  557. }
  558. static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
  559. {
  560. if (opp->flags & OPENPIC_FLAG_ILR) {
  561. IRQSource *src = &opp->src[n_IRQ];
  562. src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
  563. DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  564. src->output);
  565. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  566. }
  567. }
  568. static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
  569. {
  570. uint32_t mask;
  571. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  572. * the polarity bit is read-only on internal interrupts.
  573. */
  574. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  575. IVPR_POLARITY_MASK | opp->vector_mask;
  576. /* ACTIVITY bit is read-only */
  577. opp->src[n_IRQ].ivpr =
  578. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  579. /* For FSL internal interrupts, The sense bit is reserved and zero,
  580. * and the interrupt is always level-triggered. Timers and IPIs
  581. * have no sense or polarity bits, and are edge-triggered.
  582. */
  583. switch (opp->src[n_IRQ].type) {
  584. case IRQ_TYPE_NORMAL:
  585. opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  586. break;
  587. case IRQ_TYPE_FSLINT:
  588. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  589. break;
  590. case IRQ_TYPE_FSLSPECIAL:
  591. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  592. break;
  593. }
  594. openpic_update_irq(opp, n_IRQ);
  595. DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  596. opp->src[n_IRQ].ivpr);
  597. }
  598. static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
  599. {
  600. bool mpic_proxy = false;
  601. if (val & GCR_RESET) {
  602. openpic_reset(&opp->busdev.qdev);
  603. return;
  604. }
  605. opp->gcr &= ~opp->mpic_mode_mask;
  606. opp->gcr |= val & opp->mpic_mode_mask;
  607. /* Set external proxy mode */
  608. if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
  609. mpic_proxy = true;
  610. }
  611. ppce500_set_mpic_proxy(mpic_proxy);
  612. }
  613. static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
  614. unsigned len)
  615. {
  616. OpenPICState *opp = opaque;
  617. IRQDest *dst;
  618. int idx;
  619. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  620. __func__, addr, val);
  621. if (addr & 0xF) {
  622. return;
  623. }
  624. switch (addr) {
  625. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  626. break;
  627. case 0x40:
  628. case 0x50:
  629. case 0x60:
  630. case 0x70:
  631. case 0x80:
  632. case 0x90:
  633. case 0xA0:
  634. case 0xB0:
  635. openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
  636. break;
  637. case 0x1000: /* FRR */
  638. break;
  639. case 0x1020: /* GCR */
  640. openpic_gcr_write(opp, val);
  641. break;
  642. case 0x1080: /* VIR */
  643. break;
  644. case 0x1090: /* PIR */
  645. for (idx = 0; idx < opp->nb_cpus; idx++) {
  646. if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
  647. DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
  648. dst = &opp->dst[idx];
  649. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
  650. } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
  651. DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
  652. dst = &opp->dst[idx];
  653. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
  654. }
  655. }
  656. opp->pir = val;
  657. break;
  658. case 0x10A0: /* IPI_IVPR */
  659. case 0x10B0:
  660. case 0x10C0:
  661. case 0x10D0:
  662. {
  663. int idx;
  664. idx = (addr - 0x10A0) >> 4;
  665. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  666. }
  667. break;
  668. case 0x10E0: /* SPVE */
  669. opp->spve = val & opp->vector_mask;
  670. break;
  671. default:
  672. break;
  673. }
  674. }
  675. static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
  676. {
  677. OpenPICState *opp = opaque;
  678. uint32_t retval;
  679. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  680. retval = 0xFFFFFFFF;
  681. if (addr & 0xF) {
  682. return retval;
  683. }
  684. switch (addr) {
  685. case 0x1000: /* FRR */
  686. retval = opp->frr;
  687. break;
  688. case 0x1020: /* GCR */
  689. retval = opp->gcr;
  690. break;
  691. case 0x1080: /* VIR */
  692. retval = opp->vir;
  693. break;
  694. case 0x1090: /* PIR */
  695. retval = 0x00000000;
  696. break;
  697. case 0x00: /* Block Revision Register1 (BRR1) */
  698. retval = opp->brr1;
  699. break;
  700. case 0x40:
  701. case 0x50:
  702. case 0x60:
  703. case 0x70:
  704. case 0x80:
  705. case 0x90:
  706. case 0xA0:
  707. case 0xB0:
  708. retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
  709. break;
  710. case 0x10A0: /* IPI_IVPR */
  711. case 0x10B0:
  712. case 0x10C0:
  713. case 0x10D0:
  714. {
  715. int idx;
  716. idx = (addr - 0x10A0) >> 4;
  717. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  718. }
  719. break;
  720. case 0x10E0: /* SPVE */
  721. retval = opp->spve;
  722. break;
  723. default:
  724. break;
  725. }
  726. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  727. return retval;
  728. }
  729. static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
  730. unsigned len)
  731. {
  732. OpenPICState *opp = opaque;
  733. int idx;
  734. addr += 0x10f0;
  735. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  736. __func__, addr, val);
  737. if (addr & 0xF) {
  738. return;
  739. }
  740. if (addr == 0x10f0) {
  741. /* TFRR */
  742. opp->tfrr = val;
  743. return;
  744. }
  745. idx = (addr >> 6) & 0x3;
  746. addr = addr & 0x30;
  747. switch (addr & 0x30) {
  748. case 0x00: /* TCCR */
  749. break;
  750. case 0x10: /* TBCR */
  751. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  752. (val & TBCR_CI) == 0 &&
  753. (opp->timers[idx].tbcr & TBCR_CI) != 0) {
  754. opp->timers[idx].tccr &= ~TCCR_TOG;
  755. }
  756. opp->timers[idx].tbcr = val;
  757. break;
  758. case 0x20: /* TVPR */
  759. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  760. break;
  761. case 0x30: /* TDR */
  762. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  763. break;
  764. }
  765. }
  766. static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
  767. {
  768. OpenPICState *opp = opaque;
  769. uint32_t retval = -1;
  770. int idx;
  771. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  772. if (addr & 0xF) {
  773. goto out;
  774. }
  775. idx = (addr >> 6) & 0x3;
  776. if (addr == 0x0) {
  777. /* TFRR */
  778. retval = opp->tfrr;
  779. goto out;
  780. }
  781. switch (addr & 0x30) {
  782. case 0x00: /* TCCR */
  783. retval = opp->timers[idx].tccr;
  784. break;
  785. case 0x10: /* TBCR */
  786. retval = opp->timers[idx].tbcr;
  787. break;
  788. case 0x20: /* TIPV */
  789. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  790. break;
  791. case 0x30: /* TIDE (TIDR) */
  792. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  793. break;
  794. }
  795. out:
  796. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  797. return retval;
  798. }
  799. static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
  800. unsigned len)
  801. {
  802. OpenPICState *opp = opaque;
  803. int idx;
  804. DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
  805. __func__, addr, val);
  806. addr = addr & 0xffff;
  807. idx = addr >> 5;
  808. switch (addr & 0x1f) {
  809. case 0x00:
  810. write_IRQreg_ivpr(opp, idx, val);
  811. break;
  812. case 0x10:
  813. write_IRQreg_idr(opp, idx, val);
  814. break;
  815. case 0x18:
  816. write_IRQreg_ilr(opp, idx, val);
  817. break;
  818. }
  819. }
  820. static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
  821. {
  822. OpenPICState *opp = opaque;
  823. uint32_t retval;
  824. int idx;
  825. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  826. retval = 0xFFFFFFFF;
  827. addr = addr & 0xffff;
  828. idx = addr >> 5;
  829. switch (addr & 0x1f) {
  830. case 0x00:
  831. retval = read_IRQreg_ivpr(opp, idx);
  832. break;
  833. case 0x10:
  834. retval = read_IRQreg_idr(opp, idx);
  835. break;
  836. case 0x18:
  837. retval = read_IRQreg_ilr(opp, idx);
  838. break;
  839. }
  840. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  841. return retval;
  842. }
  843. static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
  844. unsigned size)
  845. {
  846. OpenPICState *opp = opaque;
  847. int idx = opp->irq_msi;
  848. int srs, ibs;
  849. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  850. __func__, addr, val);
  851. if (addr & 0xF) {
  852. return;
  853. }
  854. switch (addr) {
  855. case MSIIR_OFFSET:
  856. srs = val >> MSIIR_SRS_SHIFT;
  857. idx += srs;
  858. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  859. opp->msi[srs].msir |= 1 << ibs;
  860. openpic_set_irq(opp, idx, 1);
  861. break;
  862. default:
  863. /* most registers are read-only, thus ignored */
  864. break;
  865. }
  866. }
  867. static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
  868. {
  869. OpenPICState *opp = opaque;
  870. uint64_t r = 0;
  871. int i, srs;
  872. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  873. if (addr & 0xF) {
  874. return -1;
  875. }
  876. srs = addr >> 4;
  877. switch (addr) {
  878. case 0x00:
  879. case 0x10:
  880. case 0x20:
  881. case 0x30:
  882. case 0x40:
  883. case 0x50:
  884. case 0x60:
  885. case 0x70: /* MSIRs */
  886. r = opp->msi[srs].msir;
  887. /* Clear on read */
  888. opp->msi[srs].msir = 0;
  889. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  890. break;
  891. case 0x120: /* MSISR */
  892. for (i = 0; i < MAX_MSI; i++) {
  893. r |= (opp->msi[i].msir ? 1 : 0) << i;
  894. }
  895. break;
  896. }
  897. return r;
  898. }
  899. static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
  900. {
  901. uint64_t r = 0;
  902. DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
  903. /* TODO: EISR/EIMR */
  904. return r;
  905. }
  906. static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
  907. unsigned size)
  908. {
  909. DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
  910. __func__, addr, val);
  911. /* TODO: EISR/EIMR */
  912. }
  913. static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
  914. uint32_t val, int idx)
  915. {
  916. OpenPICState *opp = opaque;
  917. IRQSource *src;
  918. IRQDest *dst;
  919. int s_IRQ, n_IRQ;
  920. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
  921. addr, val);
  922. if (idx < 0) {
  923. return;
  924. }
  925. if (addr & 0xF) {
  926. return;
  927. }
  928. dst = &opp->dst[idx];
  929. addr &= 0xFF0;
  930. switch (addr) {
  931. case 0x40: /* IPIDR */
  932. case 0x50:
  933. case 0x60:
  934. case 0x70:
  935. idx = (addr - 0x40) >> 4;
  936. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  937. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  938. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  939. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  940. break;
  941. case 0x80: /* CTPR */
  942. dst->ctpr = val & 0x0000000F;
  943. DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  944. __func__, idx, dst->ctpr, dst->raised.priority,
  945. dst->servicing.priority);
  946. if (dst->raised.priority <= dst->ctpr) {
  947. DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  948. __func__, idx);
  949. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  950. } else if (dst->raised.priority > dst->servicing.priority) {
  951. DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  952. __func__, idx, dst->raised.next);
  953. qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
  954. }
  955. break;
  956. case 0x90: /* WHOAMI */
  957. /* Read-only register */
  958. break;
  959. case 0xA0: /* IACK */
  960. /* Read-only register */
  961. break;
  962. case 0xB0: /* EOI */
  963. DPRINTF("EOI\n");
  964. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  965. if (s_IRQ < 0) {
  966. DPRINTF("%s: EOI with no interrupt in service\n", __func__);
  967. break;
  968. }
  969. IRQ_resetbit(&dst->servicing, s_IRQ);
  970. /* Set up next servicing IRQ */
  971. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  972. /* Check queued interrupts. */
  973. n_IRQ = IRQ_get_next(opp, &dst->raised);
  974. src = &opp->src[n_IRQ];
  975. if (n_IRQ != -1 &&
  976. (s_IRQ == -1 ||
  977. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  978. DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
  979. idx, n_IRQ);
  980. qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
  981. }
  982. break;
  983. default:
  984. break;
  985. }
  986. }
  987. static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
  988. unsigned len)
  989. {
  990. openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
  991. }
  992. static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
  993. {
  994. IRQSource *src;
  995. int retval, irq;
  996. DPRINTF("Lower OpenPIC INT output\n");
  997. qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
  998. irq = IRQ_get_next(opp, &dst->raised);
  999. DPRINTF("IACK: irq=%d\n", irq);
  1000. if (irq == -1) {
  1001. /* No more interrupt pending */
  1002. return opp->spve;
  1003. }
  1004. src = &opp->src[irq];
  1005. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  1006. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  1007. fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  1008. __func__, irq, dst->ctpr, src->ivpr);
  1009. openpic_update_irq(opp, irq);
  1010. retval = opp->spve;
  1011. } else {
  1012. /* IRQ enter servicing state */
  1013. IRQ_setbit(&dst->servicing, irq);
  1014. retval = IVPR_VECTOR(opp, src->ivpr);
  1015. }
  1016. if (!src->level) {
  1017. /* edge-sensitive IRQ */
  1018. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  1019. src->pending = 0;
  1020. IRQ_resetbit(&dst->raised, irq);
  1021. }
  1022. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + MAX_IPI))) {
  1023. src->destmask &= ~(1 << cpu);
  1024. if (src->destmask && !src->level) {
  1025. /* trigger on CPUs that didn't know about it yet */
  1026. openpic_set_irq(opp, irq, 1);
  1027. openpic_set_irq(opp, irq, 0);
  1028. /* if all CPUs knew about it, set active bit again */
  1029. src->ivpr |= IVPR_ACTIVITY_MASK;
  1030. }
  1031. }
  1032. return retval;
  1033. }
  1034. static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
  1035. int idx)
  1036. {
  1037. OpenPICState *opp = opaque;
  1038. IRQDest *dst;
  1039. uint32_t retval;
  1040. DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
  1041. retval = 0xFFFFFFFF;
  1042. if (idx < 0) {
  1043. return retval;
  1044. }
  1045. if (addr & 0xF) {
  1046. return retval;
  1047. }
  1048. dst = &opp->dst[idx];
  1049. addr &= 0xFF0;
  1050. switch (addr) {
  1051. case 0x80: /* CTPR */
  1052. retval = dst->ctpr;
  1053. break;
  1054. case 0x90: /* WHOAMI */
  1055. retval = idx;
  1056. break;
  1057. case 0xA0: /* IACK */
  1058. retval = openpic_iack(opp, dst, idx);
  1059. break;
  1060. case 0xB0: /* EOI */
  1061. retval = 0;
  1062. break;
  1063. default:
  1064. break;
  1065. }
  1066. DPRINTF("%s: => 0x%08x\n", __func__, retval);
  1067. return retval;
  1068. }
  1069. static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
  1070. {
  1071. return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
  1072. }
  1073. static const MemoryRegionOps openpic_glb_ops_le = {
  1074. .write = openpic_gbl_write,
  1075. .read = openpic_gbl_read,
  1076. .endianness = DEVICE_LITTLE_ENDIAN,
  1077. .impl = {
  1078. .min_access_size = 4,
  1079. .max_access_size = 4,
  1080. },
  1081. };
  1082. static const MemoryRegionOps openpic_glb_ops_be = {
  1083. .write = openpic_gbl_write,
  1084. .read = openpic_gbl_read,
  1085. .endianness = DEVICE_BIG_ENDIAN,
  1086. .impl = {
  1087. .min_access_size = 4,
  1088. .max_access_size = 4,
  1089. },
  1090. };
  1091. static const MemoryRegionOps openpic_tmr_ops_le = {
  1092. .write = openpic_tmr_write,
  1093. .read = openpic_tmr_read,
  1094. .endianness = DEVICE_LITTLE_ENDIAN,
  1095. .impl = {
  1096. .min_access_size = 4,
  1097. .max_access_size = 4,
  1098. },
  1099. };
  1100. static const MemoryRegionOps openpic_tmr_ops_be = {
  1101. .write = openpic_tmr_write,
  1102. .read = openpic_tmr_read,
  1103. .endianness = DEVICE_BIG_ENDIAN,
  1104. .impl = {
  1105. .min_access_size = 4,
  1106. .max_access_size = 4,
  1107. },
  1108. };
  1109. static const MemoryRegionOps openpic_cpu_ops_le = {
  1110. .write = openpic_cpu_write,
  1111. .read = openpic_cpu_read,
  1112. .endianness = DEVICE_LITTLE_ENDIAN,
  1113. .impl = {
  1114. .min_access_size = 4,
  1115. .max_access_size = 4,
  1116. },
  1117. };
  1118. static const MemoryRegionOps openpic_cpu_ops_be = {
  1119. .write = openpic_cpu_write,
  1120. .read = openpic_cpu_read,
  1121. .endianness = DEVICE_BIG_ENDIAN,
  1122. .impl = {
  1123. .min_access_size = 4,
  1124. .max_access_size = 4,
  1125. },
  1126. };
  1127. static const MemoryRegionOps openpic_src_ops_le = {
  1128. .write = openpic_src_write,
  1129. .read = openpic_src_read,
  1130. .endianness = DEVICE_LITTLE_ENDIAN,
  1131. .impl = {
  1132. .min_access_size = 4,
  1133. .max_access_size = 4,
  1134. },
  1135. };
  1136. static const MemoryRegionOps openpic_src_ops_be = {
  1137. .write = openpic_src_write,
  1138. .read = openpic_src_read,
  1139. .endianness = DEVICE_BIG_ENDIAN,
  1140. .impl = {
  1141. .min_access_size = 4,
  1142. .max_access_size = 4,
  1143. },
  1144. };
  1145. static const MemoryRegionOps openpic_msi_ops_be = {
  1146. .read = openpic_msi_read,
  1147. .write = openpic_msi_write,
  1148. .endianness = DEVICE_BIG_ENDIAN,
  1149. .impl = {
  1150. .min_access_size = 4,
  1151. .max_access_size = 4,
  1152. },
  1153. };
  1154. static const MemoryRegionOps openpic_summary_ops_be = {
  1155. .read = openpic_summary_read,
  1156. .write = openpic_summary_write,
  1157. .endianness = DEVICE_BIG_ENDIAN,
  1158. .impl = {
  1159. .min_access_size = 4,
  1160. .max_access_size = 4,
  1161. },
  1162. };
  1163. static void openpic_save_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1164. {
  1165. unsigned int i;
  1166. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1167. /* Always put the lower half of a 64-bit long first, in case we
  1168. * restore on a 32-bit host. The least significant bits correspond
  1169. * to lower IRQ numbers in the bitmap.
  1170. */
  1171. qemu_put_be32(f, (uint32_t)q->queue[i]);
  1172. #if LONG_MAX > 0x7FFFFFFF
  1173. qemu_put_be32(f, (uint32_t)(q->queue[i] >> 32));
  1174. #endif
  1175. }
  1176. qemu_put_sbe32s(f, &q->next);
  1177. qemu_put_sbe32s(f, &q->priority);
  1178. }
  1179. static void openpic_save(QEMUFile* f, void *opaque)
  1180. {
  1181. OpenPICState *opp = (OpenPICState *)opaque;
  1182. unsigned int i;
  1183. qemu_put_be32s(f, &opp->gcr);
  1184. qemu_put_be32s(f, &opp->vir);
  1185. qemu_put_be32s(f, &opp->pir);
  1186. qemu_put_be32s(f, &opp->spve);
  1187. qemu_put_be32s(f, &opp->tfrr);
  1188. qemu_put_be32s(f, &opp->nb_cpus);
  1189. for (i = 0; i < opp->nb_cpus; i++) {
  1190. qemu_put_sbe32s(f, &opp->dst[i].ctpr);
  1191. openpic_save_IRQ_queue(f, &opp->dst[i].raised);
  1192. openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
  1193. qemu_put_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1194. sizeof(opp->dst[i].outputs_active));
  1195. }
  1196. for (i = 0; i < MAX_TMR; i++) {
  1197. qemu_put_be32s(f, &opp->timers[i].tccr);
  1198. qemu_put_be32s(f, &opp->timers[i].tbcr);
  1199. }
  1200. for (i = 0; i < opp->max_irq; i++) {
  1201. qemu_put_be32s(f, &opp->src[i].ivpr);
  1202. qemu_put_be32s(f, &opp->src[i].idr);
  1203. qemu_get_be32s(f, &opp->src[i].destmask);
  1204. qemu_put_sbe32s(f, &opp->src[i].last_cpu);
  1205. qemu_put_sbe32s(f, &opp->src[i].pending);
  1206. }
  1207. }
  1208. static void openpic_load_IRQ_queue(QEMUFile* f, IRQQueue *q)
  1209. {
  1210. unsigned int i;
  1211. for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
  1212. unsigned long val;
  1213. val = qemu_get_be32(f);
  1214. #if LONG_MAX > 0x7FFFFFFF
  1215. val <<= 32;
  1216. val |= qemu_get_be32(f);
  1217. #endif
  1218. q->queue[i] = val;
  1219. }
  1220. qemu_get_sbe32s(f, &q->next);
  1221. qemu_get_sbe32s(f, &q->priority);
  1222. }
  1223. static int openpic_load(QEMUFile* f, void *opaque, int version_id)
  1224. {
  1225. OpenPICState *opp = (OpenPICState *)opaque;
  1226. unsigned int i;
  1227. if (version_id != 1) {
  1228. return -EINVAL;
  1229. }
  1230. qemu_get_be32s(f, &opp->gcr);
  1231. qemu_get_be32s(f, &opp->vir);
  1232. qemu_get_be32s(f, &opp->pir);
  1233. qemu_get_be32s(f, &opp->spve);
  1234. qemu_get_be32s(f, &opp->tfrr);
  1235. qemu_get_be32s(f, &opp->nb_cpus);
  1236. for (i = 0; i < opp->nb_cpus; i++) {
  1237. qemu_get_sbe32s(f, &opp->dst[i].ctpr);
  1238. openpic_load_IRQ_queue(f, &opp->dst[i].raised);
  1239. openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
  1240. qemu_get_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
  1241. sizeof(opp->dst[i].outputs_active));
  1242. }
  1243. for (i = 0; i < MAX_TMR; i++) {
  1244. qemu_get_be32s(f, &opp->timers[i].tccr);
  1245. qemu_get_be32s(f, &opp->timers[i].tbcr);
  1246. }
  1247. for (i = 0; i < opp->max_irq; i++) {
  1248. uint32_t val;
  1249. val = qemu_get_be32(f);
  1250. write_IRQreg_idr(opp, i, val);
  1251. val = qemu_get_be32(f);
  1252. write_IRQreg_ivpr(opp, i, val);
  1253. qemu_get_be32s(f, &opp->src[i].ivpr);
  1254. qemu_get_be32s(f, &opp->src[i].idr);
  1255. qemu_get_be32s(f, &opp->src[i].destmask);
  1256. qemu_get_sbe32s(f, &opp->src[i].last_cpu);
  1257. qemu_get_sbe32s(f, &opp->src[i].pending);
  1258. }
  1259. return 0;
  1260. }
  1261. typedef struct MemReg {
  1262. const char *name;
  1263. MemoryRegionOps const *ops;
  1264. hwaddr start_addr;
  1265. ram_addr_t size;
  1266. } MemReg;
  1267. static void fsl_common_init(OpenPICState *opp)
  1268. {
  1269. int i;
  1270. int virq = MAX_SRC;
  1271. opp->vid = VID_REVISION_1_2;
  1272. opp->vir = VIR_GENERIC;
  1273. opp->vector_mask = 0xFFFF;
  1274. opp->tfrr_reset = 0;
  1275. opp->ivpr_reset = IVPR_MASK_MASK;
  1276. opp->idr_reset = 1 << 0;
  1277. opp->max_irq = MAX_IRQ;
  1278. opp->irq_ipi0 = virq;
  1279. virq += MAX_IPI;
  1280. opp->irq_tim0 = virq;
  1281. virq += MAX_TMR;
  1282. assert(virq <= MAX_IRQ);
  1283. opp->irq_msi = 224;
  1284. msi_supported = true;
  1285. for (i = 0; i < opp->fsl->max_ext; i++) {
  1286. opp->src[i].level = false;
  1287. }
  1288. /* Internal interrupts, including message and MSI */
  1289. for (i = 16; i < MAX_SRC; i++) {
  1290. opp->src[i].type = IRQ_TYPE_FSLINT;
  1291. opp->src[i].level = true;
  1292. }
  1293. /* timers and IPIs */
  1294. for (i = MAX_SRC; i < virq; i++) {
  1295. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1296. opp->src[i].level = false;
  1297. }
  1298. }
  1299. static void map_list(OpenPICState *opp, const MemReg *list, int *count)
  1300. {
  1301. while (list->name) {
  1302. assert(*count < ARRAY_SIZE(opp->sub_io_mem));
  1303. memory_region_init_io(&opp->sub_io_mem[*count], list->ops, opp,
  1304. list->name, list->size);
  1305. memory_region_add_subregion(&opp->mem, list->start_addr,
  1306. &opp->sub_io_mem[*count]);
  1307. (*count)++;
  1308. list++;
  1309. }
  1310. }
  1311. static int openpic_init(SysBusDevice *dev)
  1312. {
  1313. OpenPICState *opp = FROM_SYSBUS(typeof (*opp), dev);
  1314. int i, j;
  1315. int list_count = 0;
  1316. static const MemReg list_le[] = {
  1317. {"glb", &openpic_glb_ops_le,
  1318. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1319. {"tmr", &openpic_tmr_ops_le,
  1320. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1321. {"src", &openpic_src_ops_le,
  1322. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1323. {"cpu", &openpic_cpu_ops_le,
  1324. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1325. {NULL}
  1326. };
  1327. static const MemReg list_be[] = {
  1328. {"glb", &openpic_glb_ops_be,
  1329. OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
  1330. {"tmr", &openpic_tmr_ops_be,
  1331. OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
  1332. {"src", &openpic_src_ops_be,
  1333. OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
  1334. {"cpu", &openpic_cpu_ops_be,
  1335. OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
  1336. {NULL}
  1337. };
  1338. static const MemReg list_fsl[] = {
  1339. {"msi", &openpic_msi_ops_be,
  1340. OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
  1341. {"summary", &openpic_summary_ops_be,
  1342. OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
  1343. {NULL}
  1344. };
  1345. memory_region_init(&opp->mem, "openpic", 0x40000);
  1346. switch (opp->model) {
  1347. case OPENPIC_MODEL_FSL_MPIC_20:
  1348. default:
  1349. opp->fsl = &fsl_mpic_20;
  1350. opp->brr1 = 0x00400200;
  1351. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1352. opp->nb_irqs = 80;
  1353. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1354. fsl_common_init(opp);
  1355. map_list(opp, list_be, &list_count);
  1356. map_list(opp, list_fsl, &list_count);
  1357. break;
  1358. case OPENPIC_MODEL_FSL_MPIC_42:
  1359. opp->fsl = &fsl_mpic_42;
  1360. opp->brr1 = 0x00400402;
  1361. opp->flags |= OPENPIC_FLAG_ILR;
  1362. opp->nb_irqs = 196;
  1363. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1364. fsl_common_init(opp);
  1365. map_list(opp, list_be, &list_count);
  1366. map_list(opp, list_fsl, &list_count);
  1367. break;
  1368. case OPENPIC_MODEL_RAVEN:
  1369. opp->nb_irqs = RAVEN_MAX_EXT;
  1370. opp->vid = VID_REVISION_1_3;
  1371. opp->vir = VIR_GENERIC;
  1372. opp->vector_mask = 0xFF;
  1373. opp->tfrr_reset = 4160000;
  1374. opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
  1375. opp->idr_reset = 0;
  1376. opp->max_irq = RAVEN_MAX_IRQ;
  1377. opp->irq_ipi0 = RAVEN_IPI_IRQ;
  1378. opp->irq_tim0 = RAVEN_TMR_IRQ;
  1379. opp->brr1 = -1;
  1380. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1381. /* Only UP supported today */
  1382. if (opp->nb_cpus != 1) {
  1383. return -EINVAL;
  1384. }
  1385. map_list(opp, list_le, &list_count);
  1386. break;
  1387. }
  1388. for (i = 0; i < opp->nb_cpus; i++) {
  1389. opp->dst[i].irqs = g_new(qemu_irq, OPENPIC_OUTPUT_NB);
  1390. for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
  1391. sysbus_init_irq(dev, &opp->dst[i].irqs[j]);
  1392. }
  1393. }
  1394. register_savevm(&opp->busdev.qdev, "openpic", 0, 2,
  1395. openpic_save, openpic_load, opp);
  1396. sysbus_init_mmio(dev, &opp->mem);
  1397. qdev_init_gpio_in(&dev->qdev, openpic_set_irq, opp->max_irq);
  1398. return 0;
  1399. }
  1400. static Property openpic_properties[] = {
  1401. DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
  1402. DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
  1403. DEFINE_PROP_END_OF_LIST(),
  1404. };
  1405. static void openpic_class_init(ObjectClass *klass, void *data)
  1406. {
  1407. DeviceClass *dc = DEVICE_CLASS(klass);
  1408. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  1409. k->init = openpic_init;
  1410. dc->props = openpic_properties;
  1411. dc->reset = openpic_reset;
  1412. }
  1413. static const TypeInfo openpic_info = {
  1414. .name = "openpic",
  1415. .parent = TYPE_SYS_BUS_DEVICE,
  1416. .instance_size = sizeof(OpenPICState),
  1417. .class_init = openpic_class_init,
  1418. };
  1419. static void openpic_register_types(void)
  1420. {
  1421. type_register_static(&openpic_info);
  1422. }
  1423. type_init(openpic_register_types)