2
0

opencores_eth.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * OpenCores Ethernet MAC 10/100 + subset of
  3. * National Semiconductors DP83848C 10/100 PHY
  4. *
  5. * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf
  6. * http://cache.national.com/ds/DP/DP83848C.pdf
  7. *
  8. * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
  9. * All rights reserved.
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the Open Source and Linux Lab nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. #include "hw.h"
  34. #include "sysbus.h"
  35. #include "net/net.h"
  36. #include "sysemu/sysemu.h"
  37. #include "trace.h"
  38. /* RECSMALL is not used because it breaks tap networking in linux:
  39. * incoming ARP responses are too short
  40. */
  41. #undef USE_RECSMALL
  42. #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN))
  43. #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field))
  44. #define GET_REGFIELD(s, reg, field) \
  45. GET_FIELD((s)->regs[reg], reg ## _ ## field)
  46. #define SET_FIELD(v, field, data) \
  47. ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field))))
  48. #define SET_REGFIELD(s, reg, field, data) \
  49. SET_FIELD((s)->regs[reg], reg ## _ ## field, data)
  50. /* PHY MII registers */
  51. enum {
  52. MII_BMCR,
  53. MII_BMSR,
  54. MII_PHYIDR1,
  55. MII_PHYIDR2,
  56. MII_ANAR,
  57. MII_ANLPAR,
  58. MII_REG_MAX = 16,
  59. };
  60. typedef struct Mii {
  61. uint16_t regs[MII_REG_MAX];
  62. bool link_ok;
  63. } Mii;
  64. static void mii_set_link(Mii *s, bool link_ok)
  65. {
  66. if (link_ok) {
  67. s->regs[MII_BMSR] |= 0x4;
  68. s->regs[MII_ANLPAR] |= 0x01e1;
  69. } else {
  70. s->regs[MII_BMSR] &= ~0x4;
  71. s->regs[MII_ANLPAR] &= 0x01ff;
  72. }
  73. s->link_ok = link_ok;
  74. }
  75. static void mii_reset(Mii *s)
  76. {
  77. memset(s->regs, 0, sizeof(s->regs));
  78. s->regs[MII_BMCR] = 0x1000;
  79. s->regs[MII_BMSR] = 0x7848; /* no ext regs */
  80. s->regs[MII_PHYIDR1] = 0x2000;
  81. s->regs[MII_PHYIDR2] = 0x5c90;
  82. s->regs[MII_ANAR] = 0x01e1;
  83. mii_set_link(s, s->link_ok);
  84. }
  85. static void mii_ro(Mii *s, uint16_t v)
  86. {
  87. }
  88. static void mii_write_bmcr(Mii *s, uint16_t v)
  89. {
  90. if (v & 0x8000) {
  91. mii_reset(s);
  92. } else {
  93. s->regs[MII_BMCR] = v;
  94. }
  95. }
  96. static void mii_write_host(Mii *s, unsigned idx, uint16_t v)
  97. {
  98. static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = {
  99. [MII_BMCR] = mii_write_bmcr,
  100. [MII_BMSR] = mii_ro,
  101. [MII_PHYIDR1] = mii_ro,
  102. [MII_PHYIDR2] = mii_ro,
  103. };
  104. if (idx < MII_REG_MAX) {
  105. trace_open_eth_mii_write(idx, v);
  106. if (reg_write[idx]) {
  107. reg_write[idx](s, v);
  108. } else {
  109. s->regs[idx] = v;
  110. }
  111. }
  112. }
  113. static uint16_t mii_read_host(Mii *s, unsigned idx)
  114. {
  115. trace_open_eth_mii_read(idx, s->regs[idx]);
  116. return s->regs[idx];
  117. }
  118. /* OpenCores Ethernet registers */
  119. enum {
  120. MODER,
  121. INT_SOURCE,
  122. INT_MASK,
  123. IPGT,
  124. IPGR1,
  125. IPGR2,
  126. PACKETLEN,
  127. COLLCONF,
  128. TX_BD_NUM,
  129. CTRLMODER,
  130. MIIMODER,
  131. MIICOMMAND,
  132. MIIADDRESS,
  133. MIITX_DATA,
  134. MIIRX_DATA,
  135. MIISTATUS,
  136. MAC_ADDR0,
  137. MAC_ADDR1,
  138. HASH0,
  139. HASH1,
  140. TXCTRL,
  141. REG_MAX,
  142. };
  143. enum {
  144. MODER_RECSMALL = 0x10000,
  145. MODER_PAD = 0x8000,
  146. MODER_HUGEN = 0x4000,
  147. MODER_RST = 0x800,
  148. MODER_LOOPBCK = 0x80,
  149. MODER_PRO = 0x20,
  150. MODER_IAM = 0x10,
  151. MODER_BRO = 0x8,
  152. MODER_TXEN = 0x2,
  153. MODER_RXEN = 0x1,
  154. };
  155. enum {
  156. INT_SOURCE_RXB = 0x4,
  157. INT_SOURCE_TXB = 0x1,
  158. };
  159. enum {
  160. PACKETLEN_MINFL = 0xffff0000,
  161. PACKETLEN_MINFL_LBN = 16,
  162. PACKETLEN_MAXFL = 0xffff,
  163. PACKETLEN_MAXFL_LBN = 0,
  164. };
  165. enum {
  166. MIICOMMAND_WCTRLDATA = 0x4,
  167. MIICOMMAND_RSTAT = 0x2,
  168. MIICOMMAND_SCANSTAT = 0x1,
  169. };
  170. enum {
  171. MIIADDRESS_RGAD = 0x1f00,
  172. MIIADDRESS_RGAD_LBN = 8,
  173. MIIADDRESS_FIAD = 0x1f,
  174. MIIADDRESS_FIAD_LBN = 0,
  175. };
  176. enum {
  177. MIITX_DATA_CTRLDATA = 0xffff,
  178. MIITX_DATA_CTRLDATA_LBN = 0,
  179. };
  180. enum {
  181. MIIRX_DATA_PRSD = 0xffff,
  182. MIIRX_DATA_PRSD_LBN = 0,
  183. };
  184. enum {
  185. MIISTATUS_LINKFAIL = 0x1,
  186. MIISTATUS_LINKFAIL_LBN = 0,
  187. };
  188. enum {
  189. MAC_ADDR0_BYTE2 = 0xff000000,
  190. MAC_ADDR0_BYTE2_LBN = 24,
  191. MAC_ADDR0_BYTE3 = 0xff0000,
  192. MAC_ADDR0_BYTE3_LBN = 16,
  193. MAC_ADDR0_BYTE4 = 0xff00,
  194. MAC_ADDR0_BYTE4_LBN = 8,
  195. MAC_ADDR0_BYTE5 = 0xff,
  196. MAC_ADDR0_BYTE5_LBN = 0,
  197. };
  198. enum {
  199. MAC_ADDR1_BYTE0 = 0xff00,
  200. MAC_ADDR1_BYTE0_LBN = 8,
  201. MAC_ADDR1_BYTE1 = 0xff,
  202. MAC_ADDR1_BYTE1_LBN = 0,
  203. };
  204. enum {
  205. TXD_LEN = 0xffff0000,
  206. TXD_LEN_LBN = 16,
  207. TXD_RD = 0x8000,
  208. TXD_IRQ = 0x4000,
  209. TXD_WR = 0x2000,
  210. TXD_PAD = 0x1000,
  211. TXD_CRC = 0x800,
  212. TXD_UR = 0x100,
  213. TXD_RTRY = 0xf0,
  214. TXD_RTRY_LBN = 4,
  215. TXD_RL = 0x8,
  216. TXD_LC = 0x4,
  217. TXD_DF = 0x2,
  218. TXD_CS = 0x1,
  219. };
  220. enum {
  221. RXD_LEN = 0xffff0000,
  222. RXD_LEN_LBN = 16,
  223. RXD_E = 0x8000,
  224. RXD_IRQ = 0x4000,
  225. RXD_WRAP = 0x2000,
  226. RXD_CF = 0x100,
  227. RXD_M = 0x80,
  228. RXD_OR = 0x40,
  229. RXD_IS = 0x20,
  230. RXD_DN = 0x10,
  231. RXD_TL = 0x8,
  232. RXD_SF = 0x4,
  233. RXD_CRC = 0x2,
  234. RXD_LC = 0x1,
  235. };
  236. typedef struct desc {
  237. uint32_t len_flags;
  238. uint32_t buf_ptr;
  239. } desc;
  240. #define DEFAULT_PHY 1
  241. typedef struct OpenEthState {
  242. SysBusDevice dev;
  243. NICState *nic;
  244. NICConf conf;
  245. MemoryRegion reg_io;
  246. MemoryRegion desc_io;
  247. qemu_irq irq;
  248. Mii mii;
  249. uint32_t regs[REG_MAX];
  250. unsigned tx_desc;
  251. unsigned rx_desc;
  252. desc desc[128];
  253. } OpenEthState;
  254. static desc *rx_desc(OpenEthState *s)
  255. {
  256. return s->desc + s->rx_desc;
  257. }
  258. static desc *tx_desc(OpenEthState *s)
  259. {
  260. return s->desc + s->tx_desc;
  261. }
  262. static void open_eth_update_irq(OpenEthState *s,
  263. uint32_t old, uint32_t new)
  264. {
  265. if (!old != !new) {
  266. trace_open_eth_update_irq(new);
  267. qemu_set_irq(s->irq, new);
  268. }
  269. }
  270. static void open_eth_int_source_write(OpenEthState *s,
  271. uint32_t val)
  272. {
  273. uint32_t old_val = s->regs[INT_SOURCE];
  274. s->regs[INT_SOURCE] = val;
  275. open_eth_update_irq(s, old_val & s->regs[INT_MASK],
  276. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  277. }
  278. static void open_eth_set_link_status(NetClientState *nc)
  279. {
  280. OpenEthState *s = qemu_get_nic_opaque(nc);
  281. if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) {
  282. SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down);
  283. }
  284. mii_set_link(&s->mii, !nc->link_down);
  285. }
  286. static void open_eth_reset(void *opaque)
  287. {
  288. OpenEthState *s = opaque;
  289. memset(s->regs, 0, sizeof(s->regs));
  290. s->regs[MODER] = 0xa000;
  291. s->regs[IPGT] = 0x12;
  292. s->regs[IPGR1] = 0xc;
  293. s->regs[IPGR2] = 0x12;
  294. s->regs[PACKETLEN] = 0x400600;
  295. s->regs[COLLCONF] = 0xf003f;
  296. s->regs[TX_BD_NUM] = 0x40;
  297. s->regs[MIIMODER] = 0x64;
  298. s->tx_desc = 0;
  299. s->rx_desc = 0x40;
  300. mii_reset(&s->mii);
  301. open_eth_set_link_status(qemu_get_queue(s->nic));
  302. }
  303. static int open_eth_can_receive(NetClientState *nc)
  304. {
  305. OpenEthState *s = qemu_get_nic_opaque(nc);
  306. return GET_REGBIT(s, MODER, RXEN) &&
  307. (s->regs[TX_BD_NUM] < 0x80) &&
  308. (rx_desc(s)->len_flags & RXD_E);
  309. }
  310. static ssize_t open_eth_receive(NetClientState *nc,
  311. const uint8_t *buf, size_t size)
  312. {
  313. OpenEthState *s = qemu_get_nic_opaque(nc);
  314. size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL);
  315. size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL);
  316. size_t fcsl = 4;
  317. bool miss = true;
  318. trace_open_eth_receive((unsigned)size);
  319. if (size >= 6) {
  320. static const uint8_t bcast_addr[] = {
  321. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  322. };
  323. if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) {
  324. miss = GET_REGBIT(s, MODER, BRO);
  325. } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) {
  326. unsigned mcast_idx = compute_mcast_idx(buf);
  327. miss = !(s->regs[HASH0 + mcast_idx / 32] &
  328. (1 << (mcast_idx % 32)));
  329. trace_open_eth_receive_mcast(
  330. mcast_idx, s->regs[HASH0], s->regs[HASH1]);
  331. } else {
  332. miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] ||
  333. GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] ||
  334. GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] ||
  335. GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] ||
  336. GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] ||
  337. GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5];
  338. }
  339. }
  340. if (miss && !GET_REGBIT(s, MODER, PRO)) {
  341. trace_open_eth_receive_reject();
  342. return size;
  343. }
  344. #ifdef USE_RECSMALL
  345. if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) {
  346. #else
  347. {
  348. #endif
  349. static const uint8_t zero[64] = {0};
  350. desc *desc = rx_desc(s);
  351. size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl;
  352. desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR |
  353. RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC);
  354. if (copy_size > size) {
  355. copy_size = size;
  356. } else {
  357. fcsl = 0;
  358. }
  359. if (miss) {
  360. desc->len_flags |= RXD_M;
  361. }
  362. if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) {
  363. desc->len_flags |= RXD_TL;
  364. }
  365. #ifdef USE_RECSMALL
  366. if (size < minfl) {
  367. desc->len_flags |= RXD_SF;
  368. }
  369. #endif
  370. cpu_physical_memory_write(desc->buf_ptr, buf, copy_size);
  371. if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) {
  372. if (minfl - copy_size > fcsl) {
  373. fcsl = 0;
  374. } else {
  375. fcsl -= minfl - copy_size;
  376. }
  377. while (copy_size < minfl) {
  378. size_t zero_sz = minfl - copy_size < sizeof(zero) ?
  379. minfl - copy_size : sizeof(zero);
  380. cpu_physical_memory_write(desc->buf_ptr + copy_size,
  381. zero, zero_sz);
  382. copy_size += zero_sz;
  383. }
  384. }
  385. /* There's no FCS in the frames handed to us by the QEMU, zero fill it.
  386. * Don't do it if the frame is cut at the MAXFL or padded with 4 or
  387. * more bytes to the MINFL.
  388. */
  389. cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl);
  390. copy_size += fcsl;
  391. SET_FIELD(desc->len_flags, RXD_LEN, copy_size);
  392. if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) {
  393. s->rx_desc = s->regs[TX_BD_NUM];
  394. } else {
  395. ++s->rx_desc;
  396. }
  397. desc->len_flags &= ~RXD_E;
  398. trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags);
  399. if (desc->len_flags & RXD_IRQ) {
  400. open_eth_int_source_write(s,
  401. s->regs[INT_SOURCE] | INT_SOURCE_RXB);
  402. }
  403. }
  404. return size;
  405. }
  406. static void open_eth_cleanup(NetClientState *nc)
  407. {
  408. }
  409. static NetClientInfo net_open_eth_info = {
  410. .type = NET_CLIENT_OPTIONS_KIND_NIC,
  411. .size = sizeof(NICState),
  412. .can_receive = open_eth_can_receive,
  413. .receive = open_eth_receive,
  414. .cleanup = open_eth_cleanup,
  415. .link_status_changed = open_eth_set_link_status,
  416. };
  417. static void open_eth_start_xmit(OpenEthState *s, desc *tx)
  418. {
  419. uint8_t buf[65536];
  420. unsigned len = GET_FIELD(tx->len_flags, TXD_LEN);
  421. unsigned tx_len = len;
  422. if ((tx->len_flags & TXD_PAD) &&
  423. tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) {
  424. tx_len = GET_REGFIELD(s, PACKETLEN, MINFL);
  425. }
  426. if (!GET_REGBIT(s, MODER, HUGEN) &&
  427. tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) {
  428. tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL);
  429. }
  430. trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len);
  431. if (len > tx_len) {
  432. len = tx_len;
  433. }
  434. cpu_physical_memory_read(tx->buf_ptr, buf, len);
  435. if (tx_len > len) {
  436. memset(buf + len, 0, tx_len - len);
  437. }
  438. qemu_send_packet(qemu_get_queue(s->nic), buf, tx_len);
  439. if (tx->len_flags & TXD_WR) {
  440. s->tx_desc = 0;
  441. } else {
  442. ++s->tx_desc;
  443. if (s->tx_desc >= s->regs[TX_BD_NUM]) {
  444. s->tx_desc = 0;
  445. }
  446. }
  447. tx->len_flags &= ~(TXD_RD | TXD_UR |
  448. TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS);
  449. if (tx->len_flags & TXD_IRQ) {
  450. open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB);
  451. }
  452. }
  453. static void open_eth_check_start_xmit(OpenEthState *s)
  454. {
  455. desc *tx = tx_desc(s);
  456. if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 &&
  457. (tx->len_flags & TXD_RD) &&
  458. GET_FIELD(tx->len_flags, TXD_LEN) > 4) {
  459. open_eth_start_xmit(s, tx);
  460. }
  461. }
  462. static uint64_t open_eth_reg_read(void *opaque,
  463. hwaddr addr, unsigned int size)
  464. {
  465. static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = {
  466. };
  467. OpenEthState *s = opaque;
  468. unsigned idx = addr / 4;
  469. uint64_t v = 0;
  470. if (idx < REG_MAX) {
  471. if (reg_read[idx]) {
  472. v = reg_read[idx](s);
  473. } else {
  474. v = s->regs[idx];
  475. }
  476. }
  477. trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v);
  478. return v;
  479. }
  480. static void open_eth_ro(OpenEthState *s, uint32_t val)
  481. {
  482. }
  483. static void open_eth_moder_host_write(OpenEthState *s, uint32_t val)
  484. {
  485. uint32_t set = val & ~s->regs[MODER];
  486. if (set & MODER_RST) {
  487. open_eth_reset(s);
  488. }
  489. s->regs[MODER] = val;
  490. if (set & MODER_RXEN) {
  491. s->rx_desc = s->regs[TX_BD_NUM];
  492. }
  493. if (set & MODER_TXEN) {
  494. s->tx_desc = 0;
  495. open_eth_check_start_xmit(s);
  496. }
  497. }
  498. static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val)
  499. {
  500. uint32_t old = s->regs[INT_SOURCE];
  501. s->regs[INT_SOURCE] &= ~val;
  502. open_eth_update_irq(s, old & s->regs[INT_MASK],
  503. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  504. }
  505. static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val)
  506. {
  507. uint32_t old = s->regs[INT_MASK];
  508. s->regs[INT_MASK] = val;
  509. open_eth_update_irq(s, s->regs[INT_SOURCE] & old,
  510. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  511. }
  512. static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val)
  513. {
  514. unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD);
  515. unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD);
  516. if (val & MIICOMMAND_WCTRLDATA) {
  517. if (fiad == DEFAULT_PHY) {
  518. mii_write_host(&s->mii, rgad,
  519. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  520. }
  521. }
  522. if (val & MIICOMMAND_RSTAT) {
  523. if (fiad == DEFAULT_PHY) {
  524. SET_REGFIELD(s, MIIRX_DATA, PRSD,
  525. mii_read_host(&s->mii, rgad));
  526. } else {
  527. s->regs[MIIRX_DATA] = 0xffff;
  528. }
  529. SET_REGFIELD(s, MIISTATUS, LINKFAIL, qemu_get_queue(s->nic)->link_down);
  530. }
  531. }
  532. static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val)
  533. {
  534. SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val);
  535. if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) {
  536. mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD),
  537. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  538. }
  539. }
  540. static void open_eth_reg_write(void *opaque,
  541. hwaddr addr, uint64_t val, unsigned int size)
  542. {
  543. static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = {
  544. [MODER] = open_eth_moder_host_write,
  545. [INT_SOURCE] = open_eth_int_source_host_write,
  546. [INT_MASK] = open_eth_int_mask_host_write,
  547. [MIICOMMAND] = open_eth_mii_command_host_write,
  548. [MIITX_DATA] = open_eth_mii_tx_host_write,
  549. [MIISTATUS] = open_eth_ro,
  550. };
  551. OpenEthState *s = opaque;
  552. unsigned idx = addr / 4;
  553. if (idx < REG_MAX) {
  554. trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val);
  555. if (reg_write[idx]) {
  556. reg_write[idx](s, val);
  557. } else {
  558. s->regs[idx] = val;
  559. }
  560. }
  561. }
  562. static uint64_t open_eth_desc_read(void *opaque,
  563. hwaddr addr, unsigned int size)
  564. {
  565. OpenEthState *s = opaque;
  566. uint64_t v = 0;
  567. addr &= 0x3ff;
  568. memcpy(&v, (uint8_t *)s->desc + addr, size);
  569. trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v);
  570. return v;
  571. }
  572. static void open_eth_desc_write(void *opaque,
  573. hwaddr addr, uint64_t val, unsigned int size)
  574. {
  575. OpenEthState *s = opaque;
  576. addr &= 0x3ff;
  577. trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val);
  578. memcpy((uint8_t *)s->desc + addr, &val, size);
  579. open_eth_check_start_xmit(s);
  580. }
  581. static const MemoryRegionOps open_eth_reg_ops = {
  582. .read = open_eth_reg_read,
  583. .write = open_eth_reg_write,
  584. };
  585. static const MemoryRegionOps open_eth_desc_ops = {
  586. .read = open_eth_desc_read,
  587. .write = open_eth_desc_write,
  588. };
  589. static int sysbus_open_eth_init(SysBusDevice *dev)
  590. {
  591. OpenEthState *s = DO_UPCAST(OpenEthState, dev, dev);
  592. memory_region_init_io(&s->reg_io, &open_eth_reg_ops, s,
  593. "open_eth.regs", 0x54);
  594. sysbus_init_mmio(dev, &s->reg_io);
  595. memory_region_init_io(&s->desc_io, &open_eth_desc_ops, s,
  596. "open_eth.desc", 0x400);
  597. sysbus_init_mmio(dev, &s->desc_io);
  598. sysbus_init_irq(dev, &s->irq);
  599. s->nic = qemu_new_nic(&net_open_eth_info, &s->conf,
  600. object_get_typename(OBJECT(s)), s->dev.qdev.id, s);
  601. return 0;
  602. }
  603. static void qdev_open_eth_reset(DeviceState *dev)
  604. {
  605. OpenEthState *d = DO_UPCAST(OpenEthState, dev.qdev, dev);
  606. open_eth_reset(d);
  607. }
  608. static Property open_eth_properties[] = {
  609. DEFINE_NIC_PROPERTIES(OpenEthState, conf),
  610. DEFINE_PROP_END_OF_LIST(),
  611. };
  612. static void open_eth_class_init(ObjectClass *klass, void *data)
  613. {
  614. DeviceClass *dc = DEVICE_CLASS(klass);
  615. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  616. k->init = sysbus_open_eth_init;
  617. dc->desc = "Opencores 10/100 Mbit Ethernet";
  618. dc->reset = qdev_open_eth_reset;
  619. dc->props = open_eth_properties;
  620. }
  621. static const TypeInfo open_eth_info = {
  622. .name = "open_eth",
  623. .parent = TYPE_SYS_BUS_DEVICE,
  624. .instance_size = sizeof(OpenEthState),
  625. .class_init = open_eth_class_init,
  626. };
  627. static void open_eth_register_types(void)
  628. {
  629. type_register_static(&open_eth_info);
  630. }
  631. type_init(open_eth_register_types)