omap_intc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649
  1. /*
  2. * TI OMAP interrupt controller emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw.h"
  21. #include "omap.h"
  22. #include "sysbus.h"
  23. /* Interrupt Handlers */
  24. struct omap_intr_handler_bank_s {
  25. uint32_t irqs;
  26. uint32_t inputs;
  27. uint32_t mask;
  28. uint32_t fiq;
  29. uint32_t sens_edge;
  30. uint32_t swi;
  31. unsigned char priority[32];
  32. };
  33. struct omap_intr_handler_s {
  34. SysBusDevice busdev;
  35. qemu_irq *pins;
  36. qemu_irq parent_intr[2];
  37. MemoryRegion mmio;
  38. void *iclk;
  39. void *fclk;
  40. unsigned char nbanks;
  41. int level_only;
  42. uint32_t size;
  43. uint8_t revision;
  44. /* state */
  45. uint32_t new_agr[2];
  46. int sir_intr[2];
  47. int autoidle;
  48. uint32_t mask;
  49. struct omap_intr_handler_bank_s bank[3];
  50. };
  51. static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq)
  52. {
  53. int i, j, sir_intr, p_intr, p, f;
  54. uint32_t level;
  55. sir_intr = 0;
  56. p_intr = 255;
  57. /* Find the interrupt line with the highest dynamic priority.
  58. * Note: 0 denotes the hightest priority.
  59. * If all interrupts have the same priority, the default order is IRQ_N,
  60. * IRQ_N-1,...,IRQ_0. */
  61. for (j = 0; j < s->nbanks; ++j) {
  62. level = s->bank[j].irqs & ~s->bank[j].mask &
  63. (is_fiq ? s->bank[j].fiq : ~s->bank[j].fiq);
  64. for (f = ffs(level), i = f - 1, level >>= f - 1; f; i += f,
  65. level >>= f) {
  66. p = s->bank[j].priority[i];
  67. if (p <= p_intr) {
  68. p_intr = p;
  69. sir_intr = 32 * j + i;
  70. }
  71. f = ffs(level >> 1);
  72. }
  73. }
  74. s->sir_intr[is_fiq] = sir_intr;
  75. }
  76. static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
  77. {
  78. int i;
  79. uint32_t has_intr = 0;
  80. for (i = 0; i < s->nbanks; ++i)
  81. has_intr |= s->bank[i].irqs & ~s->bank[i].mask &
  82. (is_fiq ? s->bank[i].fiq : ~s->bank[i].fiq);
  83. if (s->new_agr[is_fiq] & has_intr & s->mask) {
  84. s->new_agr[is_fiq] = 0;
  85. omap_inth_sir_update(s, is_fiq);
  86. qemu_set_irq(s->parent_intr[is_fiq], 1);
  87. }
  88. }
  89. #define INT_FALLING_EDGE 0
  90. #define INT_LOW_LEVEL 1
  91. static void omap_set_intr(void *opaque, int irq, int req)
  92. {
  93. struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
  94. uint32_t rise;
  95. struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
  96. int n = irq & 31;
  97. if (req) {
  98. rise = ~bank->irqs & (1 << n);
  99. if (~bank->sens_edge & (1 << n))
  100. rise &= ~bank->inputs;
  101. bank->inputs |= (1 << n);
  102. if (rise) {
  103. bank->irqs |= rise;
  104. omap_inth_update(ih, 0);
  105. omap_inth_update(ih, 1);
  106. }
  107. } else {
  108. rise = bank->sens_edge & bank->irqs & (1 << n);
  109. bank->irqs &= ~rise;
  110. bank->inputs &= ~(1 << n);
  111. }
  112. }
  113. /* Simplified version with no edge detection */
  114. static void omap_set_intr_noedge(void *opaque, int irq, int req)
  115. {
  116. struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
  117. uint32_t rise;
  118. struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
  119. int n = irq & 31;
  120. if (req) {
  121. rise = ~bank->inputs & (1 << n);
  122. if (rise) {
  123. bank->irqs |= bank->inputs |= rise;
  124. omap_inth_update(ih, 0);
  125. omap_inth_update(ih, 1);
  126. }
  127. } else
  128. bank->irqs = (bank->inputs &= ~(1 << n)) | bank->swi;
  129. }
  130. static uint64_t omap_inth_read(void *opaque, hwaddr addr,
  131. unsigned size)
  132. {
  133. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  134. int i, offset = addr;
  135. int bank_no = offset >> 8;
  136. int line_no;
  137. struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
  138. offset &= 0xff;
  139. switch (offset) {
  140. case 0x00: /* ITR */
  141. return bank->irqs;
  142. case 0x04: /* MIR */
  143. return bank->mask;
  144. case 0x10: /* SIR_IRQ_CODE */
  145. case 0x14: /* SIR_FIQ_CODE */
  146. if (bank_no != 0)
  147. break;
  148. line_no = s->sir_intr[(offset - 0x10) >> 2];
  149. bank = &s->bank[line_no >> 5];
  150. i = line_no & 31;
  151. if (((bank->sens_edge >> i) & 1) == INT_FALLING_EDGE)
  152. bank->irqs &= ~(1 << i);
  153. return line_no;
  154. case 0x18: /* CONTROL_REG */
  155. if (bank_no != 0)
  156. break;
  157. return 0;
  158. case 0x1c: /* ILR0 */
  159. case 0x20: /* ILR1 */
  160. case 0x24: /* ILR2 */
  161. case 0x28: /* ILR3 */
  162. case 0x2c: /* ILR4 */
  163. case 0x30: /* ILR5 */
  164. case 0x34: /* ILR6 */
  165. case 0x38: /* ILR7 */
  166. case 0x3c: /* ILR8 */
  167. case 0x40: /* ILR9 */
  168. case 0x44: /* ILR10 */
  169. case 0x48: /* ILR11 */
  170. case 0x4c: /* ILR12 */
  171. case 0x50: /* ILR13 */
  172. case 0x54: /* ILR14 */
  173. case 0x58: /* ILR15 */
  174. case 0x5c: /* ILR16 */
  175. case 0x60: /* ILR17 */
  176. case 0x64: /* ILR18 */
  177. case 0x68: /* ILR19 */
  178. case 0x6c: /* ILR20 */
  179. case 0x70: /* ILR21 */
  180. case 0x74: /* ILR22 */
  181. case 0x78: /* ILR23 */
  182. case 0x7c: /* ILR24 */
  183. case 0x80: /* ILR25 */
  184. case 0x84: /* ILR26 */
  185. case 0x88: /* ILR27 */
  186. case 0x8c: /* ILR28 */
  187. case 0x90: /* ILR29 */
  188. case 0x94: /* ILR30 */
  189. case 0x98: /* ILR31 */
  190. i = (offset - 0x1c) >> 2;
  191. return (bank->priority[i] << 2) |
  192. (((bank->sens_edge >> i) & 1) << 1) |
  193. ((bank->fiq >> i) & 1);
  194. case 0x9c: /* ISR */
  195. return 0x00000000;
  196. }
  197. OMAP_BAD_REG(addr);
  198. return 0;
  199. }
  200. static void omap_inth_write(void *opaque, hwaddr addr,
  201. uint64_t value, unsigned size)
  202. {
  203. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  204. int i, offset = addr;
  205. int bank_no = offset >> 8;
  206. struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
  207. offset &= 0xff;
  208. switch (offset) {
  209. case 0x00: /* ITR */
  210. /* Important: ignore the clearing if the IRQ is level-triggered and
  211. the input bit is 1 */
  212. bank->irqs &= value | (bank->inputs & bank->sens_edge);
  213. return;
  214. case 0x04: /* MIR */
  215. bank->mask = value;
  216. omap_inth_update(s, 0);
  217. omap_inth_update(s, 1);
  218. return;
  219. case 0x10: /* SIR_IRQ_CODE */
  220. case 0x14: /* SIR_FIQ_CODE */
  221. OMAP_RO_REG(addr);
  222. break;
  223. case 0x18: /* CONTROL_REG */
  224. if (bank_no != 0)
  225. break;
  226. if (value & 2) {
  227. qemu_set_irq(s->parent_intr[1], 0);
  228. s->new_agr[1] = ~0;
  229. omap_inth_update(s, 1);
  230. }
  231. if (value & 1) {
  232. qemu_set_irq(s->parent_intr[0], 0);
  233. s->new_agr[0] = ~0;
  234. omap_inth_update(s, 0);
  235. }
  236. return;
  237. case 0x1c: /* ILR0 */
  238. case 0x20: /* ILR1 */
  239. case 0x24: /* ILR2 */
  240. case 0x28: /* ILR3 */
  241. case 0x2c: /* ILR4 */
  242. case 0x30: /* ILR5 */
  243. case 0x34: /* ILR6 */
  244. case 0x38: /* ILR7 */
  245. case 0x3c: /* ILR8 */
  246. case 0x40: /* ILR9 */
  247. case 0x44: /* ILR10 */
  248. case 0x48: /* ILR11 */
  249. case 0x4c: /* ILR12 */
  250. case 0x50: /* ILR13 */
  251. case 0x54: /* ILR14 */
  252. case 0x58: /* ILR15 */
  253. case 0x5c: /* ILR16 */
  254. case 0x60: /* ILR17 */
  255. case 0x64: /* ILR18 */
  256. case 0x68: /* ILR19 */
  257. case 0x6c: /* ILR20 */
  258. case 0x70: /* ILR21 */
  259. case 0x74: /* ILR22 */
  260. case 0x78: /* ILR23 */
  261. case 0x7c: /* ILR24 */
  262. case 0x80: /* ILR25 */
  263. case 0x84: /* ILR26 */
  264. case 0x88: /* ILR27 */
  265. case 0x8c: /* ILR28 */
  266. case 0x90: /* ILR29 */
  267. case 0x94: /* ILR30 */
  268. case 0x98: /* ILR31 */
  269. i = (offset - 0x1c) >> 2;
  270. bank->priority[i] = (value >> 2) & 0x1f;
  271. bank->sens_edge &= ~(1 << i);
  272. bank->sens_edge |= ((value >> 1) & 1) << i;
  273. bank->fiq &= ~(1 << i);
  274. bank->fiq |= (value & 1) << i;
  275. return;
  276. case 0x9c: /* ISR */
  277. for (i = 0; i < 32; i ++)
  278. if (value & (1 << i)) {
  279. omap_set_intr(s, 32 * bank_no + i, 1);
  280. return;
  281. }
  282. return;
  283. }
  284. OMAP_BAD_REG(addr);
  285. }
  286. static const MemoryRegionOps omap_inth_mem_ops = {
  287. .read = omap_inth_read,
  288. .write = omap_inth_write,
  289. .endianness = DEVICE_NATIVE_ENDIAN,
  290. .valid = {
  291. .min_access_size = 4,
  292. .max_access_size = 4,
  293. },
  294. };
  295. static void omap_inth_reset(DeviceState *dev)
  296. {
  297. struct omap_intr_handler_s *s = FROM_SYSBUS(struct omap_intr_handler_s,
  298. SYS_BUS_DEVICE(dev));
  299. int i;
  300. for (i = 0; i < s->nbanks; ++i){
  301. s->bank[i].irqs = 0x00000000;
  302. s->bank[i].mask = 0xffffffff;
  303. s->bank[i].sens_edge = 0x00000000;
  304. s->bank[i].fiq = 0x00000000;
  305. s->bank[i].inputs = 0x00000000;
  306. s->bank[i].swi = 0x00000000;
  307. memset(s->bank[i].priority, 0, sizeof(s->bank[i].priority));
  308. if (s->level_only)
  309. s->bank[i].sens_edge = 0xffffffff;
  310. }
  311. s->new_agr[0] = ~0;
  312. s->new_agr[1] = ~0;
  313. s->sir_intr[0] = 0;
  314. s->sir_intr[1] = 0;
  315. s->autoidle = 0;
  316. s->mask = ~0;
  317. qemu_set_irq(s->parent_intr[0], 0);
  318. qemu_set_irq(s->parent_intr[1], 0);
  319. }
  320. static int omap_intc_init(SysBusDevice *dev)
  321. {
  322. struct omap_intr_handler_s *s;
  323. s = FROM_SYSBUS(struct omap_intr_handler_s, dev);
  324. if (!s->iclk) {
  325. hw_error("omap-intc: clk not connected\n");
  326. }
  327. s->nbanks = 1;
  328. sysbus_init_irq(dev, &s->parent_intr[0]);
  329. sysbus_init_irq(dev, &s->parent_intr[1]);
  330. qdev_init_gpio_in(&dev->qdev, omap_set_intr, s->nbanks * 32);
  331. memory_region_init_io(&s->mmio, &omap_inth_mem_ops, s,
  332. "omap-intc", s->size);
  333. sysbus_init_mmio(dev, &s->mmio);
  334. return 0;
  335. }
  336. static Property omap_intc_properties[] = {
  337. DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100),
  338. DEFINE_PROP_PTR("clk", struct omap_intr_handler_s, iclk),
  339. DEFINE_PROP_END_OF_LIST(),
  340. };
  341. static void omap_intc_class_init(ObjectClass *klass, void *data)
  342. {
  343. DeviceClass *dc = DEVICE_CLASS(klass);
  344. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  345. k->init = omap_intc_init;
  346. dc->reset = omap_inth_reset;
  347. dc->props = omap_intc_properties;
  348. }
  349. static const TypeInfo omap_intc_info = {
  350. .name = "omap-intc",
  351. .parent = TYPE_SYS_BUS_DEVICE,
  352. .instance_size = sizeof(struct omap_intr_handler_s),
  353. .class_init = omap_intc_class_init,
  354. };
  355. static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
  356. unsigned size)
  357. {
  358. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  359. int offset = addr;
  360. int bank_no, line_no;
  361. struct omap_intr_handler_bank_s *bank = NULL;
  362. if ((offset & 0xf80) == 0x80) {
  363. bank_no = (offset & 0x60) >> 5;
  364. if (bank_no < s->nbanks) {
  365. offset &= ~0x60;
  366. bank = &s->bank[bank_no];
  367. } else {
  368. OMAP_BAD_REG(addr);
  369. return 0;
  370. }
  371. }
  372. switch (offset) {
  373. case 0x00: /* INTC_REVISION */
  374. return s->revision;
  375. case 0x10: /* INTC_SYSCONFIG */
  376. return (s->autoidle >> 2) & 1;
  377. case 0x14: /* INTC_SYSSTATUS */
  378. return 1; /* RESETDONE */
  379. case 0x40: /* INTC_SIR_IRQ */
  380. return s->sir_intr[0];
  381. case 0x44: /* INTC_SIR_FIQ */
  382. return s->sir_intr[1];
  383. case 0x48: /* INTC_CONTROL */
  384. return (!s->mask) << 2; /* GLOBALMASK */
  385. case 0x4c: /* INTC_PROTECTION */
  386. return 0;
  387. case 0x50: /* INTC_IDLE */
  388. return s->autoidle & 3;
  389. /* Per-bank registers */
  390. case 0x80: /* INTC_ITR */
  391. return bank->inputs;
  392. case 0x84: /* INTC_MIR */
  393. return bank->mask;
  394. case 0x88: /* INTC_MIR_CLEAR */
  395. case 0x8c: /* INTC_MIR_SET */
  396. return 0;
  397. case 0x90: /* INTC_ISR_SET */
  398. return bank->swi;
  399. case 0x94: /* INTC_ISR_CLEAR */
  400. return 0;
  401. case 0x98: /* INTC_PENDING_IRQ */
  402. return bank->irqs & ~bank->mask & ~bank->fiq;
  403. case 0x9c: /* INTC_PENDING_FIQ */
  404. return bank->irqs & ~bank->mask & bank->fiq;
  405. /* Per-line registers */
  406. case 0x100 ... 0x300: /* INTC_ILR */
  407. bank_no = (offset - 0x100) >> 7;
  408. if (bank_no > s->nbanks)
  409. break;
  410. bank = &s->bank[bank_no];
  411. line_no = (offset & 0x7f) >> 2;
  412. return (bank->priority[line_no] << 2) |
  413. ((bank->fiq >> line_no) & 1);
  414. }
  415. OMAP_BAD_REG(addr);
  416. return 0;
  417. }
  418. static void omap2_inth_write(void *opaque, hwaddr addr,
  419. uint64_t value, unsigned size)
  420. {
  421. struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
  422. int offset = addr;
  423. int bank_no, line_no;
  424. struct omap_intr_handler_bank_s *bank = NULL;
  425. if ((offset & 0xf80) == 0x80) {
  426. bank_no = (offset & 0x60) >> 5;
  427. if (bank_no < s->nbanks) {
  428. offset &= ~0x60;
  429. bank = &s->bank[bank_no];
  430. } else {
  431. OMAP_BAD_REG(addr);
  432. return;
  433. }
  434. }
  435. switch (offset) {
  436. case 0x10: /* INTC_SYSCONFIG */
  437. s->autoidle &= 4;
  438. s->autoidle |= (value & 1) << 2;
  439. if (value & 2) /* SOFTRESET */
  440. omap_inth_reset(&s->busdev.qdev);
  441. return;
  442. case 0x48: /* INTC_CONTROL */
  443. s->mask = (value & 4) ? 0 : ~0; /* GLOBALMASK */
  444. if (value & 2) { /* NEWFIQAGR */
  445. qemu_set_irq(s->parent_intr[1], 0);
  446. s->new_agr[1] = ~0;
  447. omap_inth_update(s, 1);
  448. }
  449. if (value & 1) { /* NEWIRQAGR */
  450. qemu_set_irq(s->parent_intr[0], 0);
  451. s->new_agr[0] = ~0;
  452. omap_inth_update(s, 0);
  453. }
  454. return;
  455. case 0x4c: /* INTC_PROTECTION */
  456. /* TODO: Make a bitmap (or sizeof(char)map) of access privileges
  457. * for every register, see Chapter 3 and 4 for privileged mode. */
  458. if (value & 1)
  459. fprintf(stderr, "%s: protection mode enable attempt\n",
  460. __FUNCTION__);
  461. return;
  462. case 0x50: /* INTC_IDLE */
  463. s->autoidle &= ~3;
  464. s->autoidle |= value & 3;
  465. return;
  466. /* Per-bank registers */
  467. case 0x84: /* INTC_MIR */
  468. bank->mask = value;
  469. omap_inth_update(s, 0);
  470. omap_inth_update(s, 1);
  471. return;
  472. case 0x88: /* INTC_MIR_CLEAR */
  473. bank->mask &= ~value;
  474. omap_inth_update(s, 0);
  475. omap_inth_update(s, 1);
  476. return;
  477. case 0x8c: /* INTC_MIR_SET */
  478. bank->mask |= value;
  479. return;
  480. case 0x90: /* INTC_ISR_SET */
  481. bank->irqs |= bank->swi |= value;
  482. omap_inth_update(s, 0);
  483. omap_inth_update(s, 1);
  484. return;
  485. case 0x94: /* INTC_ISR_CLEAR */
  486. bank->swi &= ~value;
  487. bank->irqs = bank->swi & bank->inputs;
  488. return;
  489. /* Per-line registers */
  490. case 0x100 ... 0x300: /* INTC_ILR */
  491. bank_no = (offset - 0x100) >> 7;
  492. if (bank_no > s->nbanks)
  493. break;
  494. bank = &s->bank[bank_no];
  495. line_no = (offset & 0x7f) >> 2;
  496. bank->priority[line_no] = (value >> 2) & 0x3f;
  497. bank->fiq &= ~(1 << line_no);
  498. bank->fiq |= (value & 1) << line_no;
  499. return;
  500. case 0x00: /* INTC_REVISION */
  501. case 0x14: /* INTC_SYSSTATUS */
  502. case 0x40: /* INTC_SIR_IRQ */
  503. case 0x44: /* INTC_SIR_FIQ */
  504. case 0x80: /* INTC_ITR */
  505. case 0x98: /* INTC_PENDING_IRQ */
  506. case 0x9c: /* INTC_PENDING_FIQ */
  507. OMAP_RO_REG(addr);
  508. return;
  509. }
  510. OMAP_BAD_REG(addr);
  511. }
  512. static const MemoryRegionOps omap2_inth_mem_ops = {
  513. .read = omap2_inth_read,
  514. .write = omap2_inth_write,
  515. .endianness = DEVICE_NATIVE_ENDIAN,
  516. .valid = {
  517. .min_access_size = 4,
  518. .max_access_size = 4,
  519. },
  520. };
  521. static int omap2_intc_init(SysBusDevice *dev)
  522. {
  523. struct omap_intr_handler_s *s;
  524. s = FROM_SYSBUS(struct omap_intr_handler_s, dev);
  525. if (!s->iclk) {
  526. hw_error("omap2-intc: iclk not connected\n");
  527. }
  528. if (!s->fclk) {
  529. hw_error("omap2-intc: fclk not connected\n");
  530. }
  531. s->level_only = 1;
  532. s->nbanks = 3;
  533. sysbus_init_irq(dev, &s->parent_intr[0]);
  534. sysbus_init_irq(dev, &s->parent_intr[1]);
  535. qdev_init_gpio_in(&dev->qdev, omap_set_intr_noedge, s->nbanks * 32);
  536. memory_region_init_io(&s->mmio, &omap2_inth_mem_ops, s,
  537. "omap2-intc", 0x1000);
  538. sysbus_init_mmio(dev, &s->mmio);
  539. return 0;
  540. }
  541. static Property omap2_intc_properties[] = {
  542. DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s,
  543. revision, 0x21),
  544. DEFINE_PROP_PTR("iclk", struct omap_intr_handler_s, iclk),
  545. DEFINE_PROP_PTR("fclk", struct omap_intr_handler_s, fclk),
  546. DEFINE_PROP_END_OF_LIST(),
  547. };
  548. static void omap2_intc_class_init(ObjectClass *klass, void *data)
  549. {
  550. DeviceClass *dc = DEVICE_CLASS(klass);
  551. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  552. k->init = omap2_intc_init;
  553. dc->reset = omap_inth_reset;
  554. dc->props = omap2_intc_properties;
  555. }
  556. static const TypeInfo omap2_intc_info = {
  557. .name = "omap2-intc",
  558. .parent = TYPE_SYS_BUS_DEVICE,
  559. .instance_size = sizeof(struct omap_intr_handler_s),
  560. .class_init = omap2_intc_class_init,
  561. };
  562. static void omap_intc_register_types(void)
  563. {
  564. type_register_static(&omap_intc_info);
  565. type_register_static(&omap2_intc_info);
  566. }
  567. type_init(omap_intc_register_types)